# The Bifet Design Manual 1984/85 General Purpose, Low Noise, Low Power, Low Offset | | | · | | |--|--|---|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | # The Bifet Design Manual Peter F. Nicholson By **Senior Applications Engineer** Applications Lab., Bedford And Stuart Miller **Applications Engineer** Applications Lab., Bedford. Texas Instruments reserves the right to make changes at any time in order to improve design and to supply the best product possible. Texas Instruments cannot assume any responsibility for any circuit shown or represent that they are free from patent infringement. #### CONTENTS #### 1. INTRODUCTION #### 2. WHAT IS A BIFET? #### 3. AMPLIFICATION CIRCUITS - 3.1 Instrumentation Amplifier - 3.1.1 Simple Differential Amplifier - 3.1.2 Two Op Amp Instrumentation Amplifier - 3.1.3 Three Op Amp Instrumentation Amplifier - 3.1.4 Variable gain Instrumentation Amplifier - 3.2 Low Noise Audio Amplifier - 3.2.1 Noise Performance - 3.2.2 Noise Calculations - 3.3 Logarithmic Amplifier - 3.3.1 Logarithmic Amplifier Performance #### 4. OSCILLATOR CIRCUITS - 4.1 Operational Amplifier Multivibrator - 4.2 Triangle Wave Generator - 4.3 Variable Amplitude Triangle Wave Generator #### 5. SAMPLING CIRCUITS - 5.1 Basic Sample and Hold - 5.2 Low Drift Sample and Hold - 5.3 High Accuracy Sample and Hold - 5.4 Peak Detector - 5.5 Low Drift Peak Detector #### 6. FILTER CIRCUITS - 6.1 The Integrator - 6.2 The State Variable Filter - 6.3 Sallen-Key Filters - 6.4 'Twin T' Notch Filter #### 7. MISCELLANEOUS CIRCUITS - 7.1 Capacitance Multiplier - 7.2 Variable Capacitance Multiplier - 7.3 Precision Current Sink - 7.4 Precision Full-Wave Rectifier - 7.5 Simple Multimeter - 7.6 Guard Rings ## 8. BIFET DATA SHEETS - 8.1 TL060, TL061, TL062, TL064 - 8.2 TL066 - 8.3 TL068 - 8.4 TL070, TL071, TL072, TL074, TL075 - 8.5 TL080, TL081, TL082, TL083, TL084, TL085 - 8.6 TL087, TL088, TL287, TL288 #### 1. INTRODUCTION This manual is intended to be used as a convenient reference work for a wide range of analogue circuit and system designs. It has been compiled from a large number of individual applications, each of which has been classified under a general heading along with others of a similar nature. The report includes sections on amplification, sampling, filter and oscillator circuits as well as data on individual devices and a section on miscellaneous circuits. For each application the report gives a full circuit diagram, design equations and a description of the circuit operation. In addition, in many cases the derivation of the design equations has been given in an attempt to impart a fuller understanding of the circuit operation. It was felt that this was a worthwhile departure from the usual procedure of merely quoting seemingly "magical" design or performance equations without further explanation. The derivations can also be used as the basis for design modifications to produce a circuit which is more exactly compatible with a particular application. Throughout the report the operational amplifiers used have been selected from the Texas Instruments BIFET range. This has enabled the design equations to be simplified considerably and the circuit performance enhanced, since in most cases the circuit performance limitations are not directly related to the op amp performance in terms of bias currents, input impedance, speed etc., as is usually the case. Consequently the applications can often be duplicated using conventional op amps provided that care is taken to see that significant effects caused by the op amp itself are comprehended in the re-worked design equations The applications and circuit diagrams themselves are fairly self-explanatory. It is assumed that the reader is familiar with the usual terms relating to operational amplifiers (op amps) such as inverting and non-inverting inputs (or — ve and + ve inputs), slew rate, offset voltages etc. It has also been assumed that throughout the report, unless stated otherwise, the operational amplifiers are fed from a $\pm 15 \text{V}$ supply. Acknowledgement is made to the many other people in Texas Instruments Ltd., Bedford, whose help and ideas have greatly added to the content and accuracy of this book. #### 2. WHAT IS A BIFET? The term BIFET, as used in this manual, is a generic name referring to a range of Texas Instruments operational amplifiers with JFET input transistors. Perhaps more correctly BIFET is the name of the process used to manufacture such devices which as the name suggests involves the production of both JFET and bipolar transistors on a common substrate. It has, of course, been possible to produce both JFETs and bipolar transistors together for many years although the problem has always been to produce sufficiently well matched pairs of FETS that would be required for the input stage of a high performance operational amplifier. In the past matching could only be achieved by changing the individual bias on the input transistor during processing, usually by a technique known as "Zener Zapping". This is a difficult and time consuming exercise which is reflected in the price of the final device. Fig. 2.1 BIFET Process In the Texas Instruments BIFET process matched FETS are produced by a technique known as Ion Implantation. This is a technique whereby different types of semiconductor material are produced not by the diffusion of impurities but by the bombardment of ions from an ion source. The area not to be implanted is masked with a layer of oxide, metal or photoresist. The masking techniques are the same ones used in the conventional technology for making silicon integrated circuits. The advantage of the method lies in the accuracy with which the implantation can be controlled and also the uniformity of the implantation over the full area of the wafer. In this way JFETs may be produced being closely matching in terms of gain and pinch-off voltage. i.e. ideally suited to be the input devices of an operational amplifier. The various stages of the BIFET process is shown in fig. 2.1. The range of Texas Instruments BIFET operational amplifiers can be divided into three main families. In general each family includes a single, dual and quad version as well as a single with provision for external compensation. The TLO80 series have been designed as general purpose op amps. It combines a low distortion bipolar output stage with the advantages of JFET input transistors (low bias current and high input impedance). The TL070 series is similar to the general purpose TL080 series but with low noise characteristics. This makes members of this series ideal for use in high performance, low noise applications. The TL060 series is again similar to the TL080 series but incorporates a trade off of slew rate for minimal power dissipation. A variation of this is the TL066 which offers a programmable power option. These devices were designed for battery operation and other applications requiring a minimum of power dissipation combined with the performance characteristics of a BIFET operational amplifier. To explain the operation of all these devices Fig. 2.2 gives the basic circuit diagram relating to the TL070/80 series, as an example. The epitaxial FET Q16 acts as a current source feeding zener diode D2 which produces a voltage of 5.2V on the base of Q15. This results in a constant current source which is "mirrored" by Q14, Q9 and Q1 to provide bias currents for the input and second stages. The zener voltage of D2 controls the minimum supply voltage at which the device functions correctly, which is typically 6V. The JFET input transistors, Q2 and Q3 operate into an active load consisting of Q4, Q6 and Q7. Current imbalance and input offset voltages may be adjusted on the TL081, TL071 and TL083 through connections to the emitter of Q6 and Q7, External offset controls for the TL080 and TL070 connect the collector of Q6 and Q7. The compensation capaciter C1, is internal on the TL081/071, TL082/72, TL083, TL084/74 and TL085/75. In the TL080/70 a connection is provided for external compensation adjustment. \*Emitter Offset Control used with TL081 and TL083 and 071 only Fig. 2.2 TL071 & TL081 The lon-Implanted input devices provide low bias currents, controlled pinch-off voltages for maximum common-mode input range and matched characteristics to minimise the input offset voltage. JFET inputs also offer the advantage of a comparatively high drive to the second stage producing a high output voltage swing capability and a wide power bandwidth. Drive from the input stage is single ended from the collector of Q7. D1 provides a clamping action across Q5 and Q8 preventing saturation of Q8 and excessive current in Q5. Q5 and Q8 form the high gain second stage which drives the output stage consisting of Q10, Q11, Q12 and Q13. Q10 and Q11 bias the output transistor Q12 and Q13 into class AB operation. This produces near zero crossover distortion and produces a low total harmonic distortion at the output. R2, R3 and R4 form a simple but effective output short circuit protection network and this together with the uncomplicated output stage minimise the silicon area requirements and thus helps to keep the manufacturing costs down. #### 3. AMPLIFICATION CIRCUITS This section deals with a number of applications where a BIFET may be used in some form of amplifier. Instrumentation amplifiers are the first to be considered, then low noise applications of the TL070 series and finally the design of a logarithmic amplifier is discussed. #### 3.1 Instrumentation Amplifier An instrumentation amplifier is a general term used to describe an amplifier with a high impedance differential input and a single ended output. Applications for such an amplifier include differential voltage measurement, bridge output voltage measurement or measurement of low level signals. **3.1.1** Fig 3.1. shows the classical op amp circuit for a differential amplifier. In this example, as in those which follow, a TL066 adjustable low power BIFET op amp has been used. These allow the power consumption to be programmed Fig. 3.1 Differential Amplifier using a single external resistor, Rext, to give a supply current between 5 and $200\mu$ A. This can be a useful feature in an instrumentation amplifier as it allows a compromise between power consumption and bandwidth (and hence noise) to be achieved. If this feature is not required however the applications given in this section are equally applicable to any of the BIFET range. The circuit shown in Fig. 3.1 may be analysed as follows. Gain from +ve input to output $$=\frac{R_4}{R_2+R_4}$$ $\times$ $\left(1 + \frac{R_3}{R_1}\right)$ 1. Gain from —ve input to output = $$-\frac{R_3}{R_1}$$ 2. $$V_{\text{out}} = \frac{R_4}{R_2 + R_4} \times \left(1 + \frac{R_3}{R_1}\right) \times V_+ = \frac{R_3}{R_1} \times V_-$$ 3. If $R_1 = R_2$ and $R_3 = R_4$ this becomes $$\frac{R_3}{R_2 + R_3} \times \left(\frac{R_2 + R_3}{R_2}\right) V_+ - \frac{R_3}{R_2} V_-$$ 4. $$V_{out} = (V_{+} - V_{-}) \times \frac{R_{3}}{R_{2}}$$ 5. The circuit as it stands has three main disadvantages: - 1) The input impedance is comparatively low - 2) The input impedence is different for the + ve and ve inputs being equal to $R_1$ for the inverting input and $R_2 + R_4$ for the non-inverting input - 3) The common mode rejection is effected greatly by the source impedances since this effectively alters the matching of the resistances (see below). #### Common Mode Rejection From equation 3 above for an applied common mode signal $V = V_+ = V_-$ $$\frac{V_{\text{out}}}{V} = \left[ \frac{R_4}{R_2 + R_4} \left( 1 + \frac{R_3}{R_1} \right) - \frac{R_3}{R_1} \right] = \text{common mode gain}$$ 6. If $R_3 = R_4 = 100R_1$ but $R_2 = 1.1 R_1$ due to mismatch $$\frac{V_{out}}{V} = \frac{100R_1}{1.1R_1 + 100R_1} \left(1 + \frac{100R_1}{R_1}\right) - \frac{100R_1}{R_1}$$ 7. $$\frac{V_{out}}{V} = \frac{100}{101.1} \times 101 - 100 = -0.099$$ Common Mode Rejection Ratio (CMRR) is defined as: $$\left| \frac{\text{Differential Gain}}{\text{Common Mode Gain}} \right| \approx \frac{100}{0.099} = 1010 \text{ or } \approx 60 \text{dB}.$$ Thus a 10% mismatch has reduced the CMRR to approx 60dB. **3.1.2** Fig. 3.2 shows a two op amp solution which overcomes two of the drawbacks listed above. Fig. 3.2 Two Op Amp Instrumentation Amplifier From Fig. 3.2 $$\frac{V}{V_{-}} = 1 + \frac{R_2}{R_1}, \frac{V_{out}}{V} = -\frac{R_4}{R_3}$$ $$\label{eq:Vout_vout} \cdot \cdot \quad \frac{V_{out}}{V_{-}} \ = - \left( 1 + \frac{R_2}{R_1} \right) \ \times \frac{R_4}{R_3}$$ 8. Also $$\frac{V_{out}}{V_{+}} = \left(1 + \frac{R_4}{R_3}\right)$$ 9. $$...V_{out} = \left(1 + \frac{R_4}{R_3}\right)V_+ - \left(1 + \frac{R_2}{R_1}\right) \times \frac{R_4}{R_3}V_-$$ 10. Thus if $R_1 = R_4$ and $R_2 = R_3$ $$V_{out} = (V_+ - V_-) \times \left(1 + \frac{R_1}{R_2}\right)$$ 11. An analysis of the common mode rejection shows the same performance as the earlier circuit. Let $V_- = V_+ = V$ $$\therefore V_{out} = \left[ \left( 1 + \frac{R_4}{R_3} \right) - \left( 1 + \frac{R_2}{R_1} \right) \times \frac{R_4}{R_3} \right] V$$ 12. $$\therefore V_{out} = \left(1 - \frac{R_2}{R_1} \times \frac{R_4}{R_3}\right) V$$ 13. For consistant test conditions, let $\rm R_1=99.R_2 \Rightarrow$ differential gain $~\approx 100; R_3=R_2$ but $\rm R_4=1.1~R_1$ ... CMRR = $$\left| \frac{100}{1 - \frac{R_2}{R_1} \times \frac{R_4}{R_3}} \right| = \frac{100}{1 - 1.1} = 1000 \text{ or } 60 \text{dB}$$ 14. Thus again a 10% mismatch has reduced the CMRR to approx. 60dB. The main drawback of this circuit lies in its CMRR to a.c. signals. This is a result of an a.c. signal on the - Ve input being bandlimited by two op amps whilst the + Ve input signals need only need pass through one amplifier. # 3.1.3. This limitation is overcome by the three op amp solution in Fig. 3.3. Fig. 3.3 Three Op Amp Instrumentation Amplifier Assume $V_{-} = 0$ , then $V_{2} = 0$ and $V_{3} = V_{+}$ . $$V_4 = V_+ \left( 1 + \frac{R_2}{R_3} \right)$$ 15. and $$V_1 = -V_+ \times \frac{R_1}{R_3}$$ 16. Similarly if $V_{\perp} = 0$ . $$V_1 = V_- \left( 1 + \frac{R_1}{R_3} \right)$$ 17. and $$V_4 = -V_- \times \frac{R_2}{R_3}$$ Therefore by superposition: $$(V_4 - V_1) = (V_+ - V_-) \left(1 + \frac{R_1 + R_2}{R_3}\right)$$ 19. If $R_6 = R_7$ and $R_4 = R_5$ , then A3 functions as the basic differential amplifier thus $$V_{\text{out}} = (V_+ - V_-) \times \frac{R_6}{R_4} \times \left(1 + \frac{R_1 + R_2}{R_3}\right)$$ 20. The matching of the network around A3 determines the CMRR as described previously. Since signals from both inputs have a similar path this circuit does not suffer from degradation of CMRR for a.c. signals. It also has the advantage that, as can be seen from equation 20 the differential gain can be simply changed by $R_3$ . # **3.1.4** The circuit shown in Fig. 3.4 has the advantage that the gain can be linearly controlled by one resistor. Fig. 3.4 Variable Gain Instrumentation Amplifier From Fig. 3.4 $$V_1 = V_- \times \frac{R_2}{R_2 + R_1}$$ 21. and $$V_2 = V_+ \times \frac{R_4}{R_3 + R_4} - V_{out} \times \frac{R_5}{R_6} \times \frac{R_3}{R_3 + R_4}$$ 22. $$\therefore V_{out} = \frac{R_6}{R_5} \times \frac{R_3 + R_4}{R_3} \left( V_+ \times \frac{R_4}{R_3 + R_4} - V_- \times \frac{R_2}{R_2 + R_1} \right) \text{ since } V_1 = V_2 \quad 23.$$ If $$R_1 = R_2 = R_3 = R_4 = R$$ $$V_{out} = \frac{R_6}{R_5} (V_+ - V_-)$$ 24. Thus the gain is linearly dependant on $R_6$ which to ensure stability should be greater or equal to $R_5$ . Common mode rejection For $$R_1 = R_2 = R_3 = R = \frac{R_4}{1.1}$$ from 23 for $V_{\perp} = V_{-} = V$ $$V_{out} \approx \frac{R_6}{R_5} \times 0.05$$ 25. ... CMRR = $$\frac{\frac{n_6}{R_5}}{\frac{R_6}{R_5} \times 0.05}$$ = 20 or 26dB 26. Thus whilst having the advantage that the gain can be linearly set by one resistor, this circuit is subject to a high degree of CMRR degradation caused by resistor mismatches, which unlike the previous circuits is independent of differential gain. # 3.2 Low Noise Audio Amplifier The TL072 series of low noise BIFET op amps are eminently suitable for audio applications. They can be used for low-level low-noise applications such as preamplifiers or in higher level stages, such as mixers, where the high slew rate minimises the possibility of transient intermodulation distortion. Fig 3.5 shows a circuit for a low noise magnetic cartridge pre-amp. Fig. 3.5 Low Noise Magnetic Cartridge Pre-Amp The frequency response can be evaluated from the usual formulae, which with component values *exactly* as shown gives as a result: T.F. = $$\frac{2.32 \times 10^{-4} \, s^2 + 8.56 \times 10^1 \, s + 271 \times 10^3}{1.23 \times 10^{-11} \, s^3 + 2.3 \times 10^{-4} \, s^2 + 3.0 \times s + 10^3}$$ This is plotted along with the ideal RIAA equalisation curve, in Fig. 3.6 which shows how accurately the required response can be emulated using an operational amplifier. If the designer is free to use non standard components then the RIAA curve may be reproduced with extreme accuracy. The circuit shown in Fig. 3.5 is d.c. coupled and hence the input offset voltage is multiplied by the d.c. gain of the stage, 271. This therefore requires that the following stage is a.c. coupled. This may not be considered desirable since large coupling capacitors can often cause problems on recovery from transient overloads. Consequently it is perfectly feasible to add a $100 \,\mu\text{F}$ tantalum capacitor in series with $R_2$ , which in conjunction with a low offset ( – B) selection for A1, will eliminate the need to a.c. couple to the next stage. **3.2.1** Noise Performance Amplifier noise performances are often quoted as equivalent input noise spectral densities of both voltage and current noises i.e. $e_n$ volts²/Hz and $i_n$ amps²/Hz. Note that these are noise *densities* or noise voltages or currents in a bandwidth of 1Hz. It can often be assumed that $e_n$ and $e_n$ are constant with frequency, although in practice they seldom are and such effects will be dealt with later. Consider initially noise voltage spectral densities, en; If the amplifier in question had a fixed gain of A independent of frequency then the noise output due to $e_n$ would be: En (volts r.m.s) = $$\sqrt{\int_{o}^{\infty} e_n \times A^2 \times df}$$ which in this case would be infinite. However if the amplifier has a frequency dependent gain (as in all real systems) of A $\times$ H(f) which has a magnitude of A $\times$ H(f)], then the output noise becomes: En (volts r.m.s) = $$\sqrt{\int_0^\infty} \mathbf{e}_n \times \mathbf{A}^2 \times |\mathbf{H}(\mathbf{f})|^2 \times \mathbf{df}}$$ or En = $\sqrt{\mathbf{e}_n} \times \mathbf{A} \times \sqrt{\int_0^\infty |\mathbf{H}(\mathbf{f})|^2 \times \mathbf{df}}$ The quantity $\sqrt{e_n} \times \sqrt{\int_0^\infty |H(f)|^2 \times df}$ represents the equivalent wide band input noise voltage of the amplifier, since it is independent of the gain A. The function $\int_0^\infty |H(f)|^2 \times df$ is often termed the noise equivalent bandwidth (N.E.B) of the system. Correctly it should be evaluated between frequencies of O and $\infty$ although in practical cases these limits can be replaced with finite frequencies. In simple cases the N.E.B of a system may be evaluated algebraically e.g. it can be shown that the N.E.B of a single pole at $f_{\rm b}$ is equal to $$f_b \times \frac{\pi}{2} Hz$$ . In more complicated cases it is best to evaluate the N.E.B. numerically with the aid of a numerical integration routine. A similar set of equations may be written for the current noise spectral density, $\mathbf{i}_{\rm n}$ , although it is often more convenient to evaluate the effect of both noise sources in terms of a total equivalent input noise voltage in the case of a voltage amplifier or input noise current in the case of a current amplifier. Fig.3.7 shows a model of the op amp noise contributions. From this it can be seen that the noise contributions can be summed to produce a total equivalent noise spectral density: $$e_{nT_0T} = e_n + i_{n1} \times R_1^2 + i_{n2} \times R_2^2$$ Fig. 3.7 Model of Op Amp Noise Contributions Note that if the two source impedances are not purely resistive then the frequency response of the amplifier as seen by the noise source in question is changed. In this case the NEB for each noise source must be evaluated and the noise contribution summed at the output of the system. This technique is also applicable in cases where the noise spectral density is frequency dependent. **3.2.2 Noise Calculations** Since the bias current of a BIFET is so small the resulting noise current is, in virtually every case, negligible. Thus the noise source in a BIFET op amp is purely a voltage noise. The pre-amplifier transfer function given above can be re-written as: TF = 271 $$\left[ \frac{8.56 \times 10^{-7} s^2 + 3.16 \times 10^{-1} s + 10^3}{1.23 \times 10^{-11} s^3 + 2.37 \times 10^{-4} s^2 + 3.0 \times s + 10^3} \right]$$ producing a term for A and one for H(f). Numerical evaluation of the H(f) produces a N.E.B of 118Hz, evaluated between IHz and 100KHz. ... Equivalent wide band input noise voltage $$= \sqrt{e_n \times 118}$$ $$= \sqrt{(18_n V)^2 \times 118}$$ (Typ value from data sheet) $$= 196_n V$$ As an example of cases with noise current sources as well, consider a device, typical of the current generation of dedicated low noise bipolar pre-amplifier having an $e_n$ of 1.44 $\times$ 10<sup>-16</sup> volts<sup>2</sup>/Hz (12<sub>n</sub>V/ $\sqrt{\text{Hz}}$ ) and $e_n$ of 1.69 $\times$ 10<sup>-24</sup> amps<sup>2</sup>/Hz (1.3pA/ $\sqrt{\text{Hz}}$ ). The voltage noise calculation is as above however the current noise calculations are slightly more complicated. The current noise in the inverting input sees an impedance which is dominated by the $1k\Omega$ resistor $R_2$ thus this is assumed to be equivalent to a voltage spectral density of $i_n$ . $(1 \times 10^3)^2$ . The current noise in the non-inverting terminal sees the impedance of the magnetic cartridge (the model for which is taken from data on the Shure M95 series) in parallel with the 47k resistor $R_{\scriptscriptstyle 1}$ . This parallel combination results in an impedance of: $$Z = 1.45 \times 10^{3} \left[ \frac{2.1 \times 10^{1} \text{s} + 4.85 \times 10^{4}}{0.65 \text{s} + 48.5 \times 10^{3}} \right]$$ The $1.45 \times 10^3$ represents the equivalent d.c. resistance (47k and 1.5k in parallel) whilst the terms in brackets represents a change to the effective frequency response. Thus the N.E.B for this current noise is the N.E.B of: $$\text{NEB}_{i} \ = \frac{8.56 \times 10^{-7} \text{s}^2 + 3.16 \times 10^{-1} \text{s} + 10^3}{1.23 \times 10^{-11} \text{s}^3 + 2.37 \times 10^{-4} \text{s}^2 + 3.0 \text{s} + 10^3} \times \frac{2.1 \times 10^1 \text{s} + 4.85 \times 10^4}{0.65 \text{s} + 4.85 \times 10^4}$$ which was evaluated numerically between 1Hz and 100kHz and found to be $6.06 \times 10^3$ Hz. Thus total equivalent input noise voltage, $E_{n_{ToT}}$ $$= \sqrt{e_n.NEB_v + i_n (1 \times 10^3)^2.NEB_v + i_n (1.45 \times 10^3)^2.NEB_i}$$ $$= \sqrt{1.44 \times 10^{-16} \times 118 + 1.69 \times 10^{-24} \times 10^6 \times 118 + 1.69 \times 10^{-24} \times 2.1 \times 10^6 \times 6.06 \times 10^3}$$ $$= \sqrt{1.7 \times 10^{-14} + 2.0 \times 10^{-16} + 2.15 \times 10^{-14}}$$ $$= \sqrt{3.87 \times 10^{-14}}$$ $$= 1.97 \times 10^{-7} V = 197_n V$$ Thus a device with a seemingly lower input noise voltage has exactly the same noise performance as the BIFET amplifier with its negligible noise current. This latter feature enables the BIFET to surpass the noise performance of its bipolar equivalents especially in high impedence applications. # 3.3 Logarithmic Amplifier Of all the non linear elements which may be used to produce a logarithmic conversion, still the most predictable and accurate over a very wide dynamic range is the bipolar transistor. The transistor equation given below is valid over more than seven decades. $$lcs = lo \left[ e^{q V_{BE}/kT} - 1 \right]$$ where q = electronic charge k = Boltzman's constant Ics = short circuit collector current $V_{BE} = base-emitter voltage$ lo is a constant, usually in the order of $10^{-15}$ A for a silicon planar transistor T is absolute temperature For Ics ≥ InA equation 1 reduces to $$lcs = lo. e^{q V_{BE}/kT}$$ 2. For two transistors having collector currents $lcs_1$ and $lcs_2$ the ratio of the currents is given by: $$\frac{\operatorname{lcs}_{1}}{\operatorname{lcs}_{2}} = \left[ e^{\left[ q(V_{BE1} - V_{BE2})/kT \right]} \right] \frac{\operatorname{lo}_{1}}{\operatorname{lo}_{2}}$$ 3. Thus for a closely matched pair as in a dual transistor, where $lo_1 \approx lo_2$ then $$\frac{lcs_1}{lcs_2} = e^{-q(V_{BE_1} - V_{BE_2})/kT}$$ 4. or taken natural logs $$(V_{BE_1} - V_{BE_2}) = \frac{kT}{q} \cdot \left( log_e \frac{lcs_1}{lcs_2} \right)$$ 5. The circuit shown in Fig. 3.8 was constructed as a model of equation 5. Fig. 3.8 Logarithmic Amplifier $lcs_1$ is forced by A1 to be $\frac{V_{in}}{R_1}$ Thus from equation 5 $$V_{out} = \left(\frac{R_s}{R_e} + 1\right) \times -\frac{kT}{q} \cdot \left(log_e\left(\frac{V_{in}}{R_1 lcs_2}\right)\right)$$ 6. The — sign is a result of taking V $_{\rm BE2}$ — V $_{\rm BE1}$ rather than V $_{\rm BE1}$ — V $_{\rm BE2}$ as in equation 5. $lcs_2$ is fixed by the constant current source to be $1\mu A$ . (It is possible to use another op amp around Q2 to establish the constant current. However this results in 2 op amps within a feedback loop and hence response speed must be sacrificed to ensure stability. The circuit in Fig. 3.8 used a transistor as the basic current source). Thus from 6 $$V_{out} = -\left(\frac{R_5}{R_6} + 1\right) \times \frac{kT}{q} \cdot \left(log_e(V_{in} \times 100)\right)$$ 7. At 25°C, kT/q equals 25.7mV and this term represents a scale factor which is temperature dependent. For laboratory investigations it is possible to monitor the temperature and hence compensate for the changing scale factor. However in practical application it is necessary to temperature compensate A2 (normally in the form of making R<sub>6</sub> proportional to temperature) to nullify the change. **3.3.1 Logarithmic Amplifier Performance.** Before taking any measurements, the input offset potentiometer for A1 was carefully adjusted to produce zero at the output of A1 for $V_{in} = Ov$ . (It is essential that this potentiometer is a high resolution multi-turn type). This shows the circuit to be accurate over a dynamic range of more than 100dB and also two other phenomena: Above $V_{\rm in}=20V$ (approx.) the line becomes curved. This is due to the bulk resistances in the small geometry devices which are not considered in the idealised transistor equation. Below $V_{in}=100\mu V$ the performance becomes more and more difficult to monitor due to the temperature coefficient of the input offset voltage of A1. However, repeated offset adjustments allow a reading to be taken at $V_{in}=10\mu V$ which as can be seen falls exactly on the line. This demonstrates that the dynamic range of $V_{out}$ against $I_{in}$ covers more than 6 decades whilst the range of $V_{in}$ for the circuit given in Fig. 3.8 only covers approx. 5 decades. It is possible to increase the dynamic range of $V_{in}$ , at the high value end, by increasing $R_1$ since the BIFET bias currents always remain insignificant. However $R_4$ (which is included to prevent Q1 from increasing the loop gain with consequent instability) cannot be increased or A1 output will saturate. Therefore to adopt this solution involves overcompensating A1 (a TL070A should be used) with a consequent loss of speed. Fig. 3.10 Output for Input ImV – 10mV Figs. 3.10 to 3.13 shows photographs of the circuit outputs in response to square wave inputs between 1mV to 10mV, 10mV to 100mV, 100mV to 1V and 1V to 10V respectively. These show an approximately constant settling time of about $8\mu S$ which is due mainly to the bandwidth limitation of A2. Fig. 3.11 Output for Input 10mV - 100mV The distortion following the —ve going edge in Fig. $^{\circ}$ 3.13 is due to stray capacitance on the collector of Q2. The collector may be pulled quickly negative, due to an overshoot, but can only ramp slowly positive again with a slope of lcs\_/Cstray. A better circuit layout virtually eliminated this feature. Fig 3.12 Output for Input 100mV to 1v Fig. 3.13 Output for Input Iv to 10v #### 4. OSCILLATOR CIRCUITS In this section three different oscillator circuit configurations are given. Whilst each circuit has its own advantages and disadvantages the performance of each one is enhanced by maximising the advantages of the BIFET operational amplifier. # 4.1 Operational Amplifier Multivibrator This is based on the classical operational amplifier multivibrator circuit as shown in Fig. 4.1. The operation of this circuit can be explained with reference to the waveforms shown in Fig. 4.2. Fig. 4.1 Op Amp Multivibrator Fig. 4.2 Op Amp Multivibrator Waveforms Assume that the op amp output can swing between $\pm Vs$ (this may be limited by the saturation of the ouput stages or externally by zener diodes) and that a fraction B of this is fed back to the +ve input. The capacitor $C_1$ charges from the op amp output via R and hence $V_1$ increases exponentially towards Vs with a time constant $RC_1$ . Once $V_1$ reaches BVs the output changes state and the procedure is repeated negatively. Thus the circuit is regenerative. The equation describing the behaviour of V<sub>1</sub> during time t<sub>1</sub> is. $$(Vs + BVs)\left(1 - e^{-T/RC_1}\right) - BVs = V_1$$ 1. At $T = t_1$ $$(Vs + BVs)\left(1 - e^{-t_1/RC_1}\right) - BVs = + BVs$$ 2. $$\therefore (1 + B) - (1 + B) e^{-t_1/RC_1} = 2B$$ 3. $$\therefore \log_{e} \left( \frac{1-B}{1+B} \right) = \frac{-t_{1}}{RC_{1}}$$ 4. $$\therefore t_1 = RC_1 \log_e \left( \frac{1+B}{1-B} \right)$$ 5. since B = $$\frac{R_2}{R_1 + R_2}$$ $$t_1 = RC_1 \log_e \left( \frac{R_1 + 2R_2}{R_1} \right)$$ 6. Also since $t_1 = t_2$ , oscillator period = $2RC_1 \log_e \left(\frac{R_1 + 2R_2}{R_1}\right)$ One advantage of this circuit is that the oscillation period is independent of Vs and hence supply rail fluctuations. The most convenient method of changing the frequency is by changing either R or $C_1$ since the period is linearly dependent upon both of these. The performance limitations of this circuit are caused by: at high frequency - the response time of the op amp (actually functioning as a comparator) and at low frequencies the input bias current since this effects the charging rate of $C_1$ . A variation of this circuit, which also illustrates how a BIFET amplifier may be used to minimise the performance degradation mentioned above, is shown in Fig. 4.3 Fig. 4.3 Unequal Mark-Space Multivibrator The only change from Fig. 4.1 is the inclusion of $D_1$ and $R_3$ , the effect of which is to make R (in Fig. 4.1) equal to $R_4$ when $V_{out} = -Vs$ and approximately equal to $R_3$ and $R_4$ in parallel when $V_{out} = +$ Vs. Since in Fig. 4.3 $R_4 \gg R_3$ , R may be considered to be equal to either $R_3$ or $R_4$ depending upon the polarity of $V_{out}$ . Equation 6 above now becomes: $$t_1 = R_3 C_1 \log_e \left( \frac{R_1 + 2R_2}{R_1} \right)$$ and $$t_2 = R_4 C_1 \log_e \left( \frac{R_1 + 2R_2}{R_1} \right)$$ For the values shown in Fig. 4.3, $t_1\approx 10\mu s$ , $t_2\approx 0.1s$ giving a mark space ratio of 1:10,000. Such an extreme value is only possible by the use of the BIFET op amp since its response time is still negligible in comparison with $t_1$ due to its high, 13V/ slew rate; whilst the input bias current has a negligible effect on $V_1$ even when being supplied via $R_4$ . In general the use of a BIFET in such a circuit allows waveforms to be generated with extremely high accuracy and stability, having periods from tens of microseconds, with capacitors in the nf region, up to several minutes with capacitors of approximately $1\mu$ f thus avoiding the use of expensive, bulky and comparatively unreliable electrolytics. If longer periods are required then they can, of course, be obtained using larger value capacitors; although tantalum types are recommended as the leakage in terms of capacity $\times$ leakage current = constant tends to become the limiting factor. ## 4.2 Triangle Wave Generator Once again this is a fairly well known circuit which is in a way, a development of the first circuit. It differs in that it is capable of producing triangle waves as well as square waves by virtue of the operational amplifier integrator which replaces the simple RC<sub>1</sub> network of Fig. 4.1. The circuit is shown in Fig. 4.4. Fig. 4.4 Triangle Wave Generator Since the integrator formed by A2 produces a sign inversion then the output $(V_{out}2)$ is fed back to the +ve input of A1 unlike the previous circuit. The circuit operation is very similar to before and is illustrated in Fig. 4.5 Fig. 4.5 Triangle Wave Generator Waveforms A1 operates as a comparator and has switching thresholds of $\pm$ Vs. $\frac{R_3}{R_1 + R_v}$ where $\pm$ Vs once again represents the output swing of of the operational amplifier. Assume at T = 0, $$V_{out}2 = -Vs$$ . $\frac{R_3}{R_1 + R_v}$ . Current into integrator, $$I = \frac{-Vs}{R_2}$$ 2. . . Integrator output = $$-\frac{1}{C_1}\int_{t_0}^T I \ dt = V_{out} 2(t_0) - \frac{I}{C_1}(T-t_0)$$ 3. $$= V_{out} 2(t_0) + \frac{V_s}{C_1 \times R_2} (T - t_0)$$ 4. $$= \frac{-Vs \times R_3}{R_1 + R_v} + \frac{Vs}{C_1 \times R_2} (T - t_0)$$ 5. $$\text{... When } (T-t_0)=t_1\text{:} \ \, \frac{\text{Vs}\times \text{R}_3}{\text{R}_1+\text{R}_v} \, = \, \frac{-\,\text{Vs}\times \text{R}_3}{\text{R}_1+\text{R}_v} \, + \, \frac{\text{Vs}\times t_1}{\text{C}_1\times \text{R}_2} \end{6}.$$ $$\therefore t_1 = \frac{2R_3}{R_1 + R_v} \times C_1 \times R_2$$ 7. Total period = $t_1 + t_2$ and hence $$fosc = \frac{R_1 + R_v}{4 \times R_3 \times R_2 \times C_1} \qquad Hz$$ 8. and Vout 2 has a peak to peak value of $$\frac{2 \times R_3 \times Vs}{R_1 + R_v}$$ 9. Thus this circuit may be used to generate square waves, whose frequency may be most conveniently altered by C1 or R2, and triangle waves of an equal frequency whose amplitude may be varied by Rv. Using a dual BIFET maximises the versatility of this circuit and, by virture of its high speed and low bias current, allows the frequency to be programmed over a 6 decade range by R2 if C1 has the optimal value of approximately 10nf. # 4.3 Variable Amplitude Triangle Wave Generator One disadvantage of the circuit shown in Fig. 4.4 is that an attempt to vary the amplitude of the triangular wave by adjusting Rv will also result in a change in frequency according to equation 8 above. In many cases this is not desirable and the circuit shown in Fig. 4.6 was developed as a means of overcoming this limitation. Fig. 4.6 Variable Amplitude Triangle Wave Generator Fig. 4.7 Waveform Diagram The circuit operation can be explained with the waveforms shown in Fig. 4.7. Amplifier A1 is configured to be either a unity gain inverting amplifier or a unity gain non-inverting amplifier, depending on whether Q1 is on or off respectively. (Q1 is one of Texas Instruments SILECT range of VMOS transistors and is used in this application for its low ON-resistance, high switching speed and above all for its extreme ease of interfacing. The V1030 is a 30v version of the 1A, 625mW series which also includes 40, 60 and 80v versions.) A2 is an integrator whose output is summed with the output of A1 and compared to zero by the TL311P comparator. (This is a direct replacement for the LM311 with the advantage of JFET input transistors). The open collector output of the comparator has a $1k\Omega$ pull up resistor to make it TTL compatible and also directly drives the gate if Q1. Assume the initial conditions at $T=t_0$ as shown in Fig 4.7 i.e. $$V_{out}1=5V$$ , $V_{out}2=-V_{ref}$ , $V_2=-V_{ref}$ Since if $V_{out^{1}1}=5v$ , $Q_1$ is ON and $A_1$ has a gain of $-1$ . Hence $V_1=-V_{ref}$ ... Output of $$A_2 = \frac{-1}{RC} \int_{t_0}^{T} V_1 dt$$ $$= V_1(t = 0) + \frac{V_{ref}}{RC}(T - t_0)$$ $$= - V_{ref} + \frac{V_{ref}}{RC}(T - t_0)$$ For the comparator to switch at time $T=t_1$ , $V_2$ must be OV and hence $V_{out}2$ must equal $-V_1$ $$\therefore -V_1 = -V_{ref} + \frac{V_{ref}}{RC} \times t_1$$ but $$V_1 = -V_{ref}$$ $$\therefore 2V_{ref} = \frac{V_{ref} \times t_1}{RC}$$ $$\therefore t_1 = 2RC$$ Since $t_1 = t_2$ , total period = 4RC. Thus the total period of the oscillation remains constant at 4RC whilst the peak amplitude of the triangle way is always preset to $V_{ref}$ . The high frequency performance of this oscillator is limited by the response time of the comparator, VMOS switch and amplifier A1. Thanks to the high speed of the VMOS switch and the high slew rate of A1 this delay is reduced to the order of microseconds. The low frequency performance is limited mainly by stray leakage currents flowing into the inverting input of A2. Since R may be in $1G\Omega$ region without encountering significant errors due to amplifier bias currents, particular attention must be paid to minimising circuit board and capacitor leakages. For this reason a guard ring, as shown in Fig. 4.6, and a polystyrene or preferably teflon capacitor are recommended. Some experimental results are plotted in Fig. 4.8, showing that with a 10nf polystyrene capacitor at 25°C the oscillator period was linearly dependent upon R over a more than 6 decade range. #### 5. SAMPLING CIRCUITS Sample and hold circuits constitute one of the most useful analogue building blocks available to the linear systems designer as well as being one of the main areas where circuit performance may be greatly enhanced by the use of BIFET operational amplifiers. #### 5.1 Basic Sample and Hold Fig 5.1 shows what is perhaps the simplest sample and hold circuit. Fig. 5.1 Basic Sample and Hold Circuit When the sample line is taken high (greater than $V_{in}$ ) the FET turns on and the input voltage is applied to $C_1$ . If the sample line is then taken low, pulling the gate of the FET below its pinch-off voltage, the FET turns off. Since now only leakage and bias currents can effect the state of charge of $C_1$ , and since both are exceedingly small, the sampled input voltage is held on $C_1$ . The 10k resistor $R_2$ does not effect the normal operation of the circuit in any way. Its only purpose is to protect the input stage of the op amp as this may become a discharge path for $C_1$ should the op amp supplies suddenly disappear – FET input stages are, in fact, quite resistant to this form of damage although the inclusion of $R_2$ is good design practice and is recommended with any op amp where the input is directly connected to a capacitor of $1\mu$ f or greater. # Drift in hold mode (figures at 25°C) Op amp bias current = 200pA max. (30pA typ.) FET leakage current = 250pA max. . $\dot{}$ . Total leakage current (worst case) = 450pA Drift rate = $$\frac{dV}{dt} = \frac{I}{C} = \frac{450 \times 10^{-12}}{C}$$ For C = $$1\mu f$$ , $\frac{dV}{dt} = 450 \times 10^{-6} \text{ V/sec}$ = $0.45 \text{ mV/sec}$ To achieve drift rates of this order, it is necessary that leakage in the storage capacitor itself does not become significant. Consequently, types with low dielectric losses such as polystyrene or preferably teflon are recommended. The time taken for the voltage on the capacitor to reach the input voltage once the sample line goes high depends on the time constant, $^{\tau}=$ Rds(on) $\times$ C1. After a delay of $5\tau$ the capacitor voltage will be within 1% of $V_{in}$ and within .1% in $7\tau$ . For 2N4856A, $$R_{ds}(on) = 25\Omega$$ max at $V_{ds} = 0_v$ = 37.5 $\Omega$ max at $I_D = 20$ mA For $C_1 = 1\mu$ f, $5\tau \approx 0.125$ ms (for small input changes) The value of C<sub>1</sub> must be chosen as a compromise between the drift during the hold mode and the time taken for the output to settle within a given percentage error of the input (once the sample command has been given) known as the acquisition time. Since BIFET op amps have bias currents which are several orders of magnitude less than standard bipolar op amps then to achieve a given drift rate the hold capacitor may similarly be several orders of magnitude less in value, with a corresponding decrease in acquisition time. Conversely, if the acquisition time is adequate with a given value capacitor, then changing from one of the standard bipolar op amps to a BIFET device will decrease the drift rate dramatically. ## 5.2 Low Drift Sample and Hold The circuit shown in Fig. 5.2 is a development of that shown in Fig. 5.1 in which the leakage current through the FET switch has been effectively eliminated. Fig. 5.2 Low Drift Sample and Hold The FET's used as switches are P-channel enhancement types which are off for zero gate-source voltage. To turn on and hence sample the input voltage the gate must be pulled negative. During the hold mode leakage through Q, is absorbed by R1. Since even at 125°C leakage through Q₁ ≤ 100nA . . Voltage drop across R1 = $$100 \times 10^{-9} \times 10^{5}$$ V = $10^{-2}$ V = $10$ mV Thus maximum voltage across Q2 in hold mode = 10mV + offset voltage= $10\text{mV} + 7.5\text{mV} = 17.5\text{mV} \text{ max } @ 70^{\circ}\text{C}$ This results in a reduction in the leakage current through Q2 by at least two orders of magnitude to a level which is insignificant even compared to the BIFET bias current. Thus drift in hold mode = $$\frac{1}{C}$$ volts/sec = $\frac{200 \times 10^{-12}}{C_1}$ volts/sec If $$C_1 = 1\mu f$$ then drift = $200 \times 10^{-6} = 0.2 \text{mV/sec max} @ 25^{\circ}\text{C}$ Reverse biased silicon semiconductor leakage currents (which is what a BIFET input bias current actually is) double for every 10°C increase in temperature (approximately) which corresponds to a maximum drift rate of 4.5mV/sec at 70°C although the typical drift would be at least by a factor of 6 less than this. Note that this circuit will only work as intended provided enhancement mode MOSFETS are used for Q1 and Q2. Any depletion device, such as a JFET, requires a negative bias to turn it off and hence Q2 once again contributes to the leakage current flowing from $C_1$ . One disadvantage of this circuit is that since the on-resistance of MOSFETs is comparitively high (around 200 $\Omega$ ) and they are effectively in series, the acquisition time is correspondingly longer. #### 5.3 High Accuracy Sample Hold The previous two sample and hold circuits have both been open loop systems where errors due offsets etc. have been allowed to accumulate along the system. The circuit shown in Fig 5.3 is a closed loop system where in the Fig. 5.3 High Accuracy Sample and Hold sampling state, after a fixed settling time, the output and input differ only by the offset voltage of A1 since A2 is within the closed loop and its offset voltage is of no consequence. Thus a TL087C may be used for A1 giving a max offset voltage of 0.5mV at 25°C whilst A2 can be a TL081C. Components $R_2$ and $C_2$ guarantee loop stability during the sampling mode and compensate for the open loop pole generated by $R_{ds}$ (on) and $C_1$ . During the hold mode with Q1 off A1 goes "open loop" and its output will almost certainly saturate. This may or may not cause a problem depending upon the drive level applied to the FET gate, but possible solutions to either externally limit the output swing of A1 or place a second FET in parallel with $C_2$ , driven in antiphase with Q1 such that A1 does not go open loop. Drift rate calculations are as for the first sample and hold circuit as is the estimation of acquisition time provided that $R_2 \times C_2 = R_{ds}$ (on) $\times C_1$ (also a condition for loop stability). ### 5.4 Peak Detector A peak detector is, in essence, a sample and hold circuit used in conjunction with a comparator. A simple circuit is given in Fig. 5.4. Fig. 5.4 Simple Peak Detector If $V_{in}$ is greater that $V_{out}$ , the output of A1 goes +ve increasing the voltage on $C_1$ until $V_{out} = v_{in}$ . When $V_{in}$ later falls below $V_{out}$ , A1 output goes negative, reverse biasing D1 leaving the voltage on $C_1$ (and hence $V_{out}$ ) to decay away with a time constant of $R_1C_1$ . The main requirement for the op amps used in this circuit is high bandwidth and slew rate since A1 output must respond extremely quickly to react to fast peak transients on the input. An obvious application for such a circuit is in an audio peak power meter where the output of the circuit shown in Fig. 5.4 would be fed to an LED bar graph driver or simple analogue panel meter to indicate the peak programme power content. #### 5.5 Low Drift Peak Detector Fig. 5.5 shows a development of the simple peak detector in which the performance in terms of speed and drift have been improved. Fig. 5.5 Low Drift Peak Detector During peaks the circuit operates as before, $C_1$ being charged from A1 output until $V_{out} = V_{in}$ . Once $V_{out}$ exceeds Vin, A1 output goes negative but is prevented from saturating by D1 and hence the response time for the next input transient is improved. D2 and D3 function in a similar manner to the two FETs in the low drift sample and hold circuit. $R_2$ absorbs the leakage from D2 whilst D3 completely isolates $C_1$ . Drift calculations are exactly as for the low drift sample and hold circuit. #### 6. FILTER CIRCUITS This section gives the description and analysis of a number of useful filter circuits which may be constructed with BIFET op amps. ## 6.1 The Integrator The integrator is perhaps the most common and useful frequency sensitive network or analogue computer component available. It's basic form is shown in Fig. 6.1. Fig. 6.1 The Integrator If $I_{bias} = 0$ , $V_{io} = 0$ and the amplifier gain is infinite then $I_1 = I_2$ . $$\therefore \frac{V_{in}}{R} = \frac{-dV_{out}}{dt} \times C$$ Integrating both sides, $$V_{out} = \frac{-1}{RC} \int_{t_1}^{t_2} V_{in.} dt + C$$ where C is the constant of integration and corresponds to the initial conditions. Thus an integrator is formed with a scale factor of $-\frac{1}{RC}$ . The initial conditions must be set up prior to any required integration. This is often performed using some form of reset switch – shown dotted in the diagram. The effect of the offset voltage $V_{io}$ is to effectively alter the input voltage by that amount. This is seldom significant except when $V_{in} \approx 0 \text{V}$ . If $I_1 = 0$ (input open circuit) then $I_2 = -\text{lbias}$ . This gives rise to a ramp at the output having a slope lbias/C (Volts/sec). Since for BIFET op amps lbias is extremely small, this output ramp can usually be neglected unless very small values of C are used. Taking the Laplace transform of the integrator transfer function, $$V_{out} = \frac{-1}{R \times C \times s} \times V_{in}$$ which will be used in the analysis of the first filter circuit. ### 6.2 The State Variable Filter The state variable filter is simply a filter in which integrators have been used to construct an analogue computer model of the basic filter transfer function. Fig. 6.2 Second Order State Variable Filter Fig. 6.2 shows the circuit of the basic second-order filter, from which $$V_1 = -\left(V_{in} - V_2 \times \frac{R_q}{R} + V_3\right)$$ 1. $$V_2 = -\frac{1}{R_1 C_1 \times s} \times V_1$$ 2. $$V_3 = -\frac{1}{R_1C_1 \times s} \times V_2 = \frac{1}{(R_1 \times C_1)^2 s^2} V_1$$ 3. These three equations completely define the circuit behaviour. Re-arranging gives: $$V_{1} = -\left(V_{in} + \frac{1}{R_{1} \times C_{1} \times s} \times V_{1} \times \frac{R_{q}}{R} + \frac{1}{(R_{1}C_{1})^{2}s^{2}} V_{1}\right)$$ 4. $$\therefore V_{1} = \frac{-V_{in} s^{2}}{s^{2} + \frac{1}{R_{1}C_{1}} \times s \times \frac{R_{q}}{R} + \frac{1}{(R_{1}C_{1})^{2}}}$$ 5. Writing 1 in terms of V<sub>in</sub> and V<sub>2</sub> $$s.V_{2}.R_{1}C_{1} = \left(V_{in} - V_{2}\frac{R_{q}}{R} - \frac{V_{2}}{R_{1}C_{1}s}\right)$$ 6. $$V_{1} = \frac{V_{1} \times \frac{1}{R_{1}C_{1}} \times s}{s^{2} + \frac{1}{R_{1}C_{1}} \times s \times \frac{R_{q}}{R} + \frac{1}{(R_{1}C_{1})^{2}}}$$ 7. Writing 3 in terms of Vin and V3 $$V_3.s^2.(R_1C_1)^2 = -(V_{in} + V_3.s R_1C_1 \frac{R_q}{R} + V_3)$$ 8. $$... V_3 = \frac{-V_{in} \times \frac{1}{(R_1 C_1)^2}}{s^2 + \frac{1}{R_1 C_1} \times s \times \frac{R_q}{R} + \frac{1}{(R_1 C_1)^2}}$$ 9. Comparing 5, 7 and 9 with the standard forms for high pass, bandpass and low pass filters respectively; High Pass: $$\therefore V_{out} (hp) = \frac{V_{in} \times s^2}{s^2 + \frac{\omega_0}{O} \times s + \omega_0^2}$$ **Band Pass:** $$\therefore V_{\text{out}} \text{ (bp)} = \frac{V_{\text{in}} \times s \times \omega_0}{s^2 + \frac{s \omega_0}{\Omega} + {\omega_0}^2}$$ Low Pass: ... $$V_{out}$$ (Ip) = $\frac{\omega_0^2}{s^2 + \frac{s\omega_0}{Q} + \omega_0^2}$ it is clear that all three types of filters, high pass, band pass and low pass are available simultaneously from $\rm V_1, \rm V_2$ and $\rm V_3$ respectively and that in each case case $$Q = \frac{R}{R_q} \text{ and } \omega_0 = \frac{1}{R_1 C_1}$$ As a general purpose filter block the state variable filter is extremely useful since Q may be varied using $R_{q_1}$ and $\omega_0$ by changing either $C_1$ or $R_1$ . The TL074C quad BIFET is ideally suited to this application because of its low noise, high bandwidth and slew rate and since only one package is required. The very small bias currents means that very high values of $R_1$ can be used (in excess of $10M\Omega$ if required) and hence for a given $\ensuremath{\omega_0}$ , $C_1$ can be quite small. This is extremely advantageous since it is far easier to get an inexpensive physically small and temperature stable small value capacitor than it is a large one. Thus it is quite viable to produce a filter with an $\ensuremath{\omega_0}$ of 64.4 rads/sec ( $\approx$ 10Hz) and a Q of 5 using R =10k, $R_q$ =2k, $R_1$ = 3M3 and $C_1$ of only 4.7nf. # 6.3 Sallen-Key Filters Although the state-variable is an excellent general purpose filter it is not really suitable for use in production as it is comparatively wasteful of op amps. In many applications, particularly those with a low Q (<1.5) the Sallen-key filter\* shown in Fig. 6.3 is more suitable. Fig. 6.3 Second-Order Low Pass Sallen-Key Filter <sup>\*</sup>Sallen, P.R.; Key, E.L.: a practical method of designing RC active filters. IRE Trans. CT = 2(1955), pp 74-85. From Fig. 6.3 $$I_1 = \frac{V_{in} - V_1}{R_1} = I_2 + I_3 = \frac{V_1 - V_2}{R_2} + (V_1 - KV_2) sC_1$$ 1. and $$V_1 = V_2(1 + R_2C_2s)$$ 2. $$. . . V_{in} = [(I + R_2C_2s) + R_1C_2s + (R_2C_2s + (1 - K)) sC_1R_1] V_2$$ 3. $$\therefore V_{in} = V_2[1 + s(R_2C_2 + R_1C_2 + (1 - K)R_1C_1) + s^2C_1C_2R_1R_2]$$ 4. $$\ \, \cdot \cdot \frac{V_{out}}{V_{in}} \, = \frac{KV_2}{V_{in}} \, = \frac{K}{1 + s(R_2C_2 + R_1C_2 + (1 - K)R_1C_1) + s^2C_1C_2R_1R_2} \qquad \qquad 5.$$ $$\therefore \frac{V_{out}}{V_{in}} = \frac{1}{R_1 R_2 C_1 C_2} \times \frac{K}{s^2 + \left[\frac{1}{R_1 C_1} + \frac{1}{R_2 C_1} + \frac{1 - K}{R_2 C_2}\right] s + \frac{1}{R_1 R_2 C_1 C_2}} 6.$$ Before designing a filter from this equation it is wise to make some simplifying assumptions. These are very much a matter of personal preference since all are as equally valid as the three given below. a) Let $$R_1 = R_2 = R$$ , $K = 1$ $$\therefore \frac{V_{out}}{V_{in}} = \frac{1}{R^2 C_1 C_2} \times \frac{1}{s^2 + \frac{2}{RC_1} s + \frac{1}{R^2 C_1 C_2}}$$ hence $$\omega_0 = \frac{1}{R\sqrt{C_1C_2}}$$ and $Q = -\frac{\sqrt{C_1/C_2}}{2}$ b) Let $$C_1 = C_2 = C$$ , $K = 1$ $$\ \, . \ \, . \ \, . \ \, \frac{V_{out}}{V_{in}} \, = \, \frac{1}{R_1 R_2 C^2} \, \times \, \frac{1}{s^2 + \left[ \frac{1}{R_1 C} \, + \, \frac{1}{R_2 C} \right] \, \, s \, + \frac{1}{R_1 R_2 C^2} }$$ hence $$\omega_0 = \frac{1}{C\sqrt{R_1 \times R_2}}$$ and $Q = \frac{\sqrt{R_1 \times R_2}}{R_1 + R_2}$ c) Let $$R_2 = \alpha R_1$$ , $C_2 = \frac{C_1}{\alpha}$ , $K = 1$ $$\therefore \frac{V_{out}}{V_{in}} = \frac{1}{R_1^2 C_1^2} \times \frac{1}{s^2 + \left[\frac{1}{\alpha R_1 \times C_2} + \frac{1}{R_1 C_1}\right] s + \frac{1}{R_1^2 \times C_1^2}}$$ $$\therefore \ \omega_0 = \frac{1}{R_1 C_1} \text{ and } Q = \frac{\alpha}{1 + \alpha}$$ d) $R_1 = R_2 = R$ , $C_1 = C_2 = C$ (equal component value case) $$\therefore \frac{V_{out}}{V_{in}} = \frac{1}{R^2C^2} \times \frac{K}{s^2 + \frac{(3-K)}{R \times C} \times s + \frac{1}{R^2C^2}}$$ $$\therefore \ \omega_0 = \frac{1}{RC} \text{ and } \Omega = \frac{1}{3-K}$$ Cases a), b) and c) are known as unity gain Sallen-Key filters and have two main drawbacks. First $\,^\omega$ o and Q are always interdependent. The interdependence in cases a) and b) are quite complex and involve a complete redesign for any parameter change. Case c) attempts to clarify the interrelationship by assuming $R_1C_1=R_2C_2$ but even this cannot remove the interdependence. Case d) is slightly different and is known as the equal component value (ECV) Sallen-Key filter. It results in the circuit shown in Fig. 6.4. For this case Q may be adjusted by varying one resistor without effecting $\,\omega_0$ . Fig. 6.4 Equal Component Value (E CV) Sallen-Key Filter Given below are a number of notes relating to the Sallen-Key filter and active filters in general. - 1) Accurate temperature stable capacitors are always more easily available in small values (also less expensive and physically smaller). Hence for low $\omega_0$ scale Rs rather than Cs (Errors due to BIFET bias currents usually negligible). - 2) Ensure that the op amp has a gain-bandwidth of 5 to 10 times the filter gain-frequency product at resonance. Also ensure that the op amp power bandwidth (frequency above which op amp produces distortion at max. output swing due to slew rate limiting) is adequate (741 type op amps only have a power bandwidth of 10kHz). - 3) In Sallen-Key filters a low pass response may be converted into the equivalent high pass merely by transposing Rs and Cs on the circuit diagram. - 4) When designing very high Q filters (>50) it is always better to obtain this response by cascading lower Q filters since a single high Q stage is very sensitive to component mismatches and spurious oscillation may result. - 5) As a guide to the selection of the appropriate response for a particular application a number of low pass second order frequency responses are shown in Fig. 6.5, all normalised to F<sub>o</sub> = 1Hz. The corresponding responses to a unity step input are shown in Fig. 6.6. ### 6.4 "Twin T" Notch Filter The "twin T" filter is extremely useful in that it is one of the few RC filters which produce (in theory at least) an infinitely deep notch. Its standard form is shown in Fig. 6.7 where the components have been chosen to produce a notch at approximately 50Hz. The use of the BIFET buffer in this case allows the impedance level to be relatively high to avoid the use of large value capacitors or the requirement for a buffer to preceed the filter. Its response is shown in Fig. 6.8 under 'A = O'. Fig. 6.7 'Twin T' 50Hz Notch Filter Consider the variation shown in Fig. 6.9 where a second op amp has been added to feed a proportion, A ( $0 \le A < 1$ ), of the output back to a node that was normally grounded. Fig. 6.9 Adjustable Q Notch Filter From Fig. 6.9 $$I_1 = \frac{V_{in} - V_1}{2R}$$ $$I_2 = (V_1 - AV_2) s \times 2C$$ 2. $$I_3 = \frac{V_1 - V_2}{2R} = (V_2 - V_3) \text{ sC}$$ 3. $$I_4 = (V_{in} - V_3) sC$$ 4. $$I_5 = \frac{V_3 - AV_2}{R}$$ 5. Also $$I_2 + I_3 = I_1$$ 6. and $$I_3 + I_4 = I_5$$ 7. From 6, 1, 2 and 3 $$(V_1 - AV_2) 4sRC = V_{in} + V_2 - 2V_1$$ 8. From 3 $$V_1 = (V_2 - V_3) 2 sRC + V_2$$ 9. Substituting 9 in 8 $$[(V_2 - V_3) 2sRC - (A - 1)V_2] 4sRC = V_{in} - V_2 - (V_2 - V_3) 4sRC$$ 10. $(V_2 - V_3)$ must be eliminated from 10 ... From 7, 3, 4 and 5 $$\frac{V_3 - AV_2}{sRC} = V_2 + V_{in} - 2V_3$$ 11. $$V_3 = \frac{V_{in} \times s \times RC + V_2 (sRC + A)}{1 + 2sRC}$$ $$(V_2 - V_3) = -(V_3 - V_2)$$ 13. ... $$(V_2 - V_3) = -\left[\frac{V_{in} \times s \times RC + V_2 (A - 1 - sRC)}{1 + 2sRC}\right]$$ 14. Substituting 14 in 10 gives $$V_{in} \times s \times RC + V_2 (A - 1 - sRC) = -(A - 1) V_2 + \frac{(V_2 - V_{in})}{4sRC}$$ 15. which when re-arranged gives $$\frac{V_2}{V_{in}} = \frac{V_{out}}{V_{in}} = \frac{4s^2R^2C^2 + 1}{4s^2R^2C^2 + (1 - A)8sRC + 1}$$ This response is plotted in Fig. 6.8 for R=4M1 and C=390pf for various values of A. As can be predicted from equation 16 the transfer function goes to zero at a frequency of $$\omega = \frac{1}{2RC} \text{ or } F = \frac{1}{4\pi RC}$$ However it can also be seen that the ${\bf Q}$ of the notch is dependent upon the value of ${\bf A}$ . It is interesting to see what happens when A=1. Substituting this in equation 16 reveals that pole-zero cancellation occurs and the notch should become vanishingly small. In practice however this does not occur due to component mismatch and the fact that A never quite equals 1. The result is a notch with a high, but indeterminate, Q with possibly some peaking of the response close to the notch frequency. A still greater mismatch usually results in the circuit bursting into oscillation. Consequently the circuit shown in Fig. 6.9 can be used to provide an adjustable Q notch but it is not good design practice to attempt to use the circuit with A=1. #### 7. MISCELLANEOUS CIRCUITS This section contains a number of circuits which have applications in general analogue systems. It also contains a short note on 'guard rings' as an aid for minimizing the errors due to circuit board leakage currents, in applications where the high impedence levels achievable using BIFET op amps may make these significant. ### 7.1 Capacitance Multiplier In some circuits the need for large capacitor values can be eliminated by simply raising the general impedance level. However in some cases the impedance level is fixed by other considerations and hence it may be necessary to simulate a high capacitor value using a smaller value in conjunction with a capacitance multiplier. In order to satisfactorily realise a very large capacitance value it must be ensured that the effective leakage current is less than that which would be obtained using, say, an extremely large tantalum capacitor. A suitable circuit for a capacitance multiplier is given in Fig. 7.1. Fig. 7.1 Capacitance Multiplier Assuming $V_1 = V_2$ (unity gain buffer). $$I_{in} = \frac{V_{in} - V_1}{R_3} + \frac{V_{in} - V_2}{R_1}$$ 2. 1. $$= (V_{in} - V_1) \quad \left(\frac{1}{R_3} + \frac{1}{R_1}\right)$$ 3. But $$V_2 = V_1 = \frac{V_{in}}{1 + sR_1 \times C_1}$$ if input impedance of + ve input can be neglected. (true for BIFET op amp). $$\therefore I_{in} = V_{in} \left( 1 - \frac{1}{1 + sR_1 \times C_1} \right) \left( \frac{1}{R_3} + \frac{1}{R_1} \right)$$ 5. $$\label{eq:linear_linear_continuity} \begin{split} \therefore \ \ I_{in} \ = \ V_{in} \left( \frac{sR_1 \times C_1}{1 + sR_1 \times C_1} \right) \ \left( \frac{R_1 + R_3}{R_1 \times R_3} \right) \end{split}$$ $$\therefore \ Z_{in} = \frac{V_{in}}{I_{in}} = \frac{1 + sR_1 \times C_1}{sR_1 \times C_1} \quad \left(\frac{R_1 \times R_3}{R_1 + R_3}\right)$$ 7. $$Z_{in} = \frac{1}{s \times C_1} \left( \frac{R_1 + R_3}{R_3} \right) + \frac{R_1 \times R_3}{R_1 + R_3}$$ 8. Hence C' is equivalent to a capacitance of $C_1$ multiplied by a factor of $\frac{R_1+R_3}{R_3}$ in series with a resistance equal to $R_1$ and $R_3$ in parallel. Unfortunately 1 is only approximately correct. The gain of the amplifier rolls off with frequency and hence the multiplication factor decreases and also becomes complex once the high frequency break point is approached. Fortunately this is not normally significant as frequencies of this order are seldom encountered in conjunction with circuits which require capacitor values in the 1 mF region. More importantly however is the d.c. offset between $V_1$ and $V_2$ which has a worst case value of $V_{io} + I_{io} \times R_1$ . This gives rise to a current generator in parallel with C' having the value: $$\frac{V_{i0} + I_{i0} \times R_1}{R_3}$$ Amps Taking values from the data sheet for the TL087C and for $R_1=R_2=10M\Omega$ and $R_3=1k\Omega$ , C' takes the form shown in Fig. 7.2 since at 25°C, $V_{io}\leqslant 0.5 \text{mV}$ , $I_{io}\leqslant 100 \text{pA}$ . Fig. 7.2 Equivalent Circuit For C' The high effective series resistance precludes its use in high ${\tt Q}$ applications but the capacitance multiplier is extremely useful in timing circuits and such like. ## 7.2 Variable Capacitance Multiplier Fig. 7.3 shows a circuit for a variable capacitance multiplier. The circuit operation is extremely simple and is very similar to the 'Miller' effect found in most active devices. Fig. 7.3 Variable Capacitance Multiplier A1 is used as a unity gain buffer and presents negligible loading on the input terminal. A2 is an inverting amplifier with a gain of $-R_2/R_1$ . Thus $$V_1 = -V_{in} \times \frac{R_2}{R_1}$$ $$I_{in} = (V_{in} - V_1) sC_1$$ $$\therefore Z_{in} = \frac{V_{in}}{I_{in}} = \frac{V_{in}}{V_{in} \left(1 + \frac{R_2}{R_1}\right) sC_1}$$ $$Z_{in} = \frac{1}{sC_1 \times \left(\frac{R_2}{R_1} + 1\right)}$$ Thus the input terminal 'looks like' a capacitance of $C_1 \times \left(\frac{R_2}{R_1} + 1\right)$ . The effective series resistance of this multiplied value is purely the very small output resistance of A2 hence this circuit may be used in moderately high Q applications. A practical point to be considered is that in many cases the maximum capacitance multiplication available is limited by the possibility of A2 output going into saturation. #### 7.3 Precision Current Sink Fig. 7.4 shows one of the most common methods of producing a precision current sink. Fig. 7.4 Precision Current Sink Difficulty is usually experienced when attempting to sink exceedingly small currents as the op amp bias currents often become significant (and sometimes the input offset voltage). However using, for example, a TLO81A the input offset current is typically 5 pA which is in the same order as the FET gate current. The input offset voltage is typically 3mV which may be externally nulled to zero if required. Thus currents in the order of nA may be generated with less than 1% error for input voltage in the order of 1V. Fig. 7.5 shows a development of the circuit capable of handling currents up to 200mA. As in the previous circuit the order of magnitude of the sink current is set by the value of R whilst small variations can be made by changing Vin. It should be noted that the maximum available power dissipation of the BC184 may limit the maximum sink current. If the 300mW limit (at 25°C) of the BC184 is insufficient then it may be replaced with a higher power transistor (preferably a darlington e.g., TIP120). Fig. 7.5 Precision Current Sink for Isink ≤ 200mA # 7.4 Precision Full Wave Rectifier Fig. 7.6 shows a precision full wave rectifier constructed from a TL082A dual BIFET operational amplifier. Fig. 7.6 Precision Full Wave Rectifier To understand the operation of the circuit consider the equivalent circuit under given polarity inputs. ### 1) +ve input D<sub>1</sub> off and D<sub>2</sub> on – see equivalent circuit in Fig. 7.7 Fig. 7.7 Equivalent Circuit for +ve Inputs $$I_1 = \frac{V_1 - V_{in}}{R_1} = I_3 = \frac{V_3 - V_1}{R_3}$$ 1. $$I_4 = \frac{V_4 - V_3}{R_4} = I_5 = \frac{V_{out} - V_4}{R_5}$$ 2. $$V_1 = V_2$$ 3. [1, 2 and 3 make usual assumptions about gain and bias currents etc.] If all R's equal then $$V_1 - V_{in} = V_3 - V_1$$ 4. and $$V_4 - V_3 = V_{out} - V_4$$ 5. $$V_1 = V_{os1}$$ and $V_4 = V_2 + V_{os2} = V_1 + V_{os2} = V_{os1} + V_{os2}$ From $$4 V_3 = -V_{in} + 2V_1 = -V_{in} + 2V_{os1}$$ From 5 $$V_{out} = -V_3 + 2V_4 = V_{in} - 2V_{os1} + 2V_{os2} + 2V_{os1}$$ . $$\cdot$$ . $V_{out} = V_{in} + 2V_{os2}$ # 2) -ve input D<sub>1</sub> on and D<sub>2</sub> off – see equivalent circuit in Fig. 7.8 $$I_{1} = \frac{V_{1} - V_{in}}{R_{1}} = I_{2} + I_{3} = \frac{V_{2} - V_{1}}{R_{2}} + \frac{V_{4} - V_{1}}{R_{3} + R_{4}}$$ 1. Fig. 7.8 Equivalent Circuit for —ve Inputs But $$I_5 = I_{3.4}$$ 2. $$\therefore \frac{V_{\text{out}} - V_4}{R_5} = \frac{V_4 - V_1}{R_3 + R_4}$$ 3. [1, 2 and 3 make usual assumptions as for + ve inputs] $$\therefore \frac{V_{1} - V_{in}}{R_{1}} = \frac{V_{2} - V_{1}}{R_{2}} + \frac{V_{out} - V_{4}}{R_{5}}$$ 4. If all R's equal. $$V_1 - V_{in} = V_2 - V_1 + V_{out} - V_4$$ 5. Since $V_1 = V_{os1}$ and $V_4 = V_2 + V_{os2}$ $$V_{os1} - V_{in} = V_2 - V_{os1} + V_{out} - V_2 - V_{os2}$$ 6. Hence $$V_{out} = -V_{in} + 2V_{os1} + V_{os2}$$ 7. In both cases, ignoring offsets, $$V_{out} = |V_{in}|$$ If the offsets as calculated above present too high a percentage error then either two single BIFET packages may be used, each with an external offset zero, or a type with a lower guaranteed offset should be used such as the TL287C. When this circuit is used to rectify an a.c. wareform then it will be found that the high frequency performance is limited mainly by the slew rate of the first operational amplifier in Fig. 7.6. When the input is virtually zero (equal to the input offset voltage) the output of the op amp passes through zero and neither $D_1$ nor $D_2$ conducts. The op amp is then in an open loop state and this lasts until the output has 'slewed' across 2Vbe. This is illustrated in Fig. 7.9 and 7.10 which show output waveforms for input frequencies of 5kHz and 15kHz respectively. Fig. 7.9 Output Waveforms for $f_{in} = 5kHz$ In each case the upper waveform was produced by replacing the TL082A with a standard bipolar op amp type LM2904P. This clearly shows the effect of slew rate limiting by the LM2904P and during testing it was found that using the TL082A, distortion of the form shown is Fig. 7.10 did not occur until frequencies in excess of 100kHz were applied. Fig. 7.10 Output Waveforms for $f_{in} = 15kHz$ ## 7.5 Simple Multimeter The circuit shown in Fig. 7.11 was developed as a result of a requirement to monitor voltages between $\pm 0.6$ V and $\pm 600$ V from a high impedance source and also to measure currents from 6nA to $6\mu$ A. The resulting instrument was required to accept inputs of either polarity, have a long battery life, be inexpensive and above all be robust and reliable. Fig. 7.11 Simple Multimeter The lower power dissipation requirement dictated the use of either an LCD display or a simple analogue meter. Since absolute accuracy was not of prime importance, but cost effectiveness was, an inexpensive, centre zero meter was used. The operational amplifier in Fig. 7.11 is one of the low power series which, with a no signal power requirement of 7.5mW max, maximises the battery life. For voltage measurements (switch positions A to D) the op amp is configured to have a non-inverting gain of 10 whilst range selection is achieved using a simple divider network, giving a fixed input impedance of $100M\Omega$ . A panel mounted 'zero' control is included to facilitate corrections for the mechanical meter movement zero error and the op amp input offset voltage. In the current measuring mode (switch positions E to H) the op amp operates as a current to voltage converter. For the most sensitive range of $\pm 6 nA$ a transimpedance of $1G\Omega$ is required to produce full scale deflection of the meter. Accurate $1G\Omega$ resistors are available, in glass packages, although they are notoriously difficult to apply. The effective resistance is often more dependent on the board layout and the moisture content of the surrounding air than on the resistor itself! Consequently a resistance multiplier arrangement was used in conjunction with a $100M\Omega$ feedback resistor for the most sensitive range. The input offset current of the BIFET op amp (100pA max, 5pA typ) is not significant and the effective output offset caused by this current, given by $100pA \times 100M\Omega \times 10$ $= 0.1V \max (0.005V \text{ typ})$ is easily compensated for by the zero control. On less sensitive ranges the effect of the bias currents is totally negligible and hence no bias current compensation resistors, other than $R_{\rm g}$ , were included. Protection against gross overloads on both voltage and current measuring ranges is provided by $R_6$ in conjunction with the two diodes $D_1$ and $D_2$ . Although not contained on the original design it is feasible to insert the precision full-wave rectifier described earlier at the output of the TL061AC and replace the centre zero meter with a single polarity type. Polarity indication could be generated by a simple comparator at the output of the TL061AC. This arrangement would also allow measurement of a.c. signals, although the input divider network would require frequency compensation to allow for the roll-off produced by stray capacitances reacting with the very high impedances. # 7.6 Guard Rings BIFET operational amplifier applications are very often associated with high impedance circuits. The extremely small bias currents of these devices allow impedances in the order of $10^9\Omega$ to be utilised without significant errors. However at this sort of level circuit board leakages can easily cause more errors than that due to the op amp itself. PCBs should be thoroughly cleaned in a suitable solvent to remove solder fluxs and carefully dried. They should then be coated with epoxy or silicon rubber. Silicon rubber is by far the easiest to use, but for better durability and resistance against contamination epoxy is to be preferred, provided that it is properly cured. Even with properly cleaned and coated boards, for critical high impedance applications, it is wise to minimise the possibility of error by the suitable use of guard rings. A guard ring takes the form of a piece of track on the PCB which totally encloses the sensitive input. If this track can be driven by a low impedance source to the same voltage as the input then obviously leakage currents are greatly diminished. Fig. 7.12 shows how this may be achieved for a simple voltage follower. A bias current compensation resistor has been included and the voltage between the guard ring and the inputs can be made of the same order as the input offset voltage thus greatly reducing leakage currents. Fig. 7.13 and 7.14 show similar arrangements for an inverting and non-inverting amplifier. In each case the secret is to maintain the guard ring at the same potential as the inputs, whether it be at Ov in the case of an inverting amplifier or equal to the input voltage for a non inverting case. Fig. 7.12 Guarding Voltage Follower Inputs Fig. 7.13 Guarding Inverting Amplifier Inputs Fig. 7.14 Guarding Non-inverting Amplifier Inputs # The BIFET families | | | TL061 | SERIES | TL071 | SERIES | TL081 | SERIES | TL087 | SERIES | |---------------------------------------------------------------------------|----------------------------------------------------------------------------------|---------------------------------------------------------------------------|---------------------------------------------|---------------------------------------------------------------------------|--------------------------------------------------------|-----------------------------------------------------------|----------------------------------|----------------------------------------------------------------------------------------------|----------| | | | LOW | POWER | LOW | NOISE | GENERAL | PURPOSE | LOW | OFFSET | | S | ● EXTERNAL FREQUENCY COMPENSATION ● OFFSET NULL CAPABILITIES µA748, TYPE PINOUT | TL060CP* TL060CJG* TL060ACP TL060AGJG | TLOGOIP<br>TLOGOIJG<br>TLOGOMJG* | TL070CP*<br>TL070CJG*<br>TL070ACP<br>TL070ACJG | TLO70IP<br>TLO70IJG<br>TLO70MJG* | TL080CP*<br>TL080CJG* | TL080IP<br>TL080IJG<br>TL080MJG* | | | | SINGLE | ● INTERNAL FREQUENCY COMPENSATION ● EXTERNAL OFFSET CONTROL µA741 TYPE PINOUT | TL061CP* TL061CJG* TL061ACP* TL061ACJG TL061BCP* TL061BCJG | TL061IP<br>TL061IJG<br>TL061MJG* | TL071CP*<br>TL071CJG*<br>TL071ACP*<br>TL071ACJG<br>TL071BCP* | TL071BCJG<br>TL071IP<br>TL071IJG<br>TL071MJG* | TL081CP*<br>TL081CJG*<br>TL081IP<br>TL081IJG<br>TL081MJG* | | TL087CP*<br>TL088CP*<br>TL087CJG*<br>TL088CJG*<br>TL087IP<br>TL088IP<br>TL087IJG<br>TL088IJG | TL088MJG | | DUALS | ● INTERNAL FREQUENCY COMPENSATION MC1458. RC4558 TYPE PINOUT | TLD62CP*<br>TL062CJG*<br>TL062ACP*<br>TL062ACJG<br>TL062BCP*<br>TL062BCJG | TL062IP<br>TL062IJG<br>TL062MJG* | TL072CP*<br>TL072CJG*<br>TL072ACP*<br>TL072ACJG<br>TL072BCP*<br>TL072BCJG | TL072IP<br>TL072IJG<br>TL072MJG* | TL082CP*<br>TL082CJG*<br>TL082IP<br>TL082IJG<br>TL082MJG* | | TL287CP*<br>TL288CP*<br>TL287CJG*<br>TL288CJG*<br>TL287IP<br>TL288IP<br>TL287IJG<br>TL288IJG | TL288MJG | | | μΑ747 TYPE<br>PINOUT | | | | | TL083CN*<br>TL083CJ | TL083IN<br>TL083IJ | | | | OUADS | LM324 TYPE<br>PINOUT | TL064CN*<br>TL064CJ*<br>TL064ACN*<br>TL064ACJ | TL064BCN* TL064BCJ TL064IN TL064IJ TL064MJ* | TL074CN*<br>TL074CJ*<br>TL074ACN*<br>TL074ACJ | TL074BCN*<br>TL074BCJ<br>TL074IN<br>TL074IJ<br>TL074MJ | TL084CN*<br>TL084CJ*<br>TL084IJ | TL084IN<br>TL084MJ* | | | | no | RC4136 TYPE<br>PINOUT | | | TL075CN | | TL085CN | | | | | | MISCELLANEOUS BIFET TLOGGACP* TLOGGACP* TLOGGBCP* ON PIN | | | | O THE TLO61<br>ITROL FUNCTION<br>LE ON THE TLO66 | i. | | | | | PRODUCTS TLOGSCLP* A 3 PIN VOLTAGE FOLLOWER SIMILAR TO UNITY GAIN TLOG 1 | | | | | , | | | | | \*Preferred Typ # LINEAR INTEGRATED CIRCUITS # TYPES TLOGO, TLOGOA, TLOG1, TLOG1A, TLOG1B, TLOG2, TLOG2A, TLOG2B, TLOG4, TLOG4A, TLOG4B LOW-POWER JFET-INPUT OPERATIONAL AMPLIFIERS BULLETIN NO. DL-S 12647, NOVEMBER 1978 #### 19 DEVICES COVER COMMERCIAL, INDUSTRIAL, AND MILITARY TEMPERATURE RANGES - Very Low Power Consumption - Typical Supply Current . . . 200 μA - Wide Common-Mode and Differential Voltage Ranges - Low Input Bias and Offset Currents - Output Short-Circuit Protection - High Input Impedance . . . JFET-Input Stage - Internal Frequency Compensation - · Latch-Up-Free Operation - High Slew Rate . . . 3.5 V/μs Typ #### description The JFET-input operational amplifiers of the TL061 series are designed as low-power versions of the TL081 series amplifiers. They feature high input impedance, wide bandwidth, high slew rate, and low input offset and bias currents. The TL061 series features the same terminal assignments as the TL071 and TL081 series. Each of these JFET-input operational amplifiers incorporates well-matched, high-voltage JFET and bipolar transistors in a monolithic integrated circuit. Device types with an "M" suffix are characterized for operation over the full military temperature range of $-55^{\circ}$ C to $125^{\circ}$ C, those with an "I" suffix are characterized for operation from $-25^{\circ}$ C to $85^{\circ}$ C, and those with a "C" suffix are characterized for operation from 0"C to $70^{\circ}$ C. #### TL060, TL060A JG OR P DUAL-IN-LINE PACKAGE (TOP VIEW) TL061, TL061A, TL061B JG OR P DUAL-IN-LINE PACKAGE (TOP VIEW) TL062, TL062A, TL062B JG OR P DUAL-IN-LINE PACKAGE (TOP VIEW) TL064, TL064A, TL064B J OR N DUAL-IN-LINE PACKAGE (TOP VIEW) NC No internal connection # TYPES TLOGO, TLOGOA, TLOG1, TLOG1A, TLOG1B, TLOG2, TLOG2A, TLOG2B, TLOG4, TLOG4A, TLOG4B LOW-POWER JFET-INPUT OPERATIONAL AMPLIFIERS #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | | | TL06_M | TL06_I | TL06_C<br>TL06_AC<br>TL06_BC | UNIT | | |-------------------------------------------------------------------|------------------|------------|------------|------------------------------|------|--| | Supply voltage, V <sub>CC+</sub> (see Note 1) | | 18 | 18 | 18 | V | | | Supply voltage, V <sub>CC</sub> (see Note 1) | | -18 | -18 | -18 | V | | | Differential input voltage (see Note 2) | | | ±30 | ±30 | V | | | Input voltage (see Notes 1 and 3) | | ±15 | ±15 | ±15 | V | | | Duration of output short circuit (see Note 4) | | Unlimited | Unlimited | Unlimited | | | | Continuous total dissipation at (or below) 25°C free-air temperat | ure (see Note 5) | 680 | 680 | 680 | mW | | | Operating free-air temperature range | | -55 to 125 | -25 to 85 | 0 to 70 | °C | | | Storage temperature range | | -65 to 150 | -65 to 150 | -65 to 150 | °C | | | Lead temperature 1/16 inch (1,6 mm) from case for 60 seconds | J or JG Package | 300 | 300 | 300 | °C | | | Lead temperature 1/16 inch (1,6 mm) from case for 10 seconds | N or P Package | | 260 | 260 | °C | | - NOTES: 1. All voltage values, except differential voltages, are with respect to the zero reference level (ground) of the supply voltages where the zero reference level is the midpoint between V<sub>CC+</sub> and V<sub>CC-</sub>. - 2. Differential voltages are at the noninverting input terminal with respect to the inverting input terminal. - 3. The magnitude of the input voltage must never exceed the magnitude of the supply voltage or 15 volts, whichever is less, - The output may be shorted to ground or to either supply, Temperature and/or supply voltages must be limited to ensure that the dissipation rating is not exceeded. - 5. For operation above 25°C, free air temperature, refer to Dissipation Derating Table. #### DISSIPATION DERATING TABLE | PACKAGE | POWER<br>RATING | DERATING<br>FACTOR | ABOVE<br>T <sub>A</sub> | |---------|-----------------|--------------------|-------------------------| | J | 680 mW | 8.2 mW/°C | 67° C | | JG | 680 mW | 6.6 mW/°C | 47°C | | N | 680 mW | 9.2 mW/°C | 76° C | | P | 680 mW | 8.0 mW/°C | 65°C | #### DEVICE TYPES, SUFFIX VERSIONS, AND PACKAGES | | TL060 | TL061 | TL062 | TL064 | |---------|-------|-------|-------|-------| | TL06_M | JG | JG | JG | J | | TL06_1 | JG, P | JG, P | JG, P | J, N | | TL06_C | JG, P | JG, P | JG, P | J, N | | TL06_AC | JG, P | JG, P | JG, P | J, N | | TL06_BC | | JG, P | JG, P | J, N | # TYPES TLOGO, TLOGOA, TLOG1, TLOG1A, TLOG1B, TLOG2, TLOG2A, TLOG2B, TLOG4, TLOG4A, TLOG4B LOW-POWER JFET-INPUT OPERATIONAL AMPLIFIERS | | PARAMETER | TEST | CONDITIONS <sup>†</sup> | | L06_ | | | TL06_ | | T | L06_E | AC<br>BC | UNIT | |------|-------------------------------------------------|-----------------------------------|-------------------------|--------------|------|----------|--------------|-------|----------|------|--------------|----------|---------| | | | | '60, '61, '62 | MIN | 3 | MAX<br>6 | MIN | 3 | MAX<br>6 | MIN | <b>TYP</b> 3 | 15 | | | | | Rs = 50 Ω, | 64 | - | 3 | | | 3 | 6 | | 3 | 15 | 4 | | | | TA = 25°C | '60A, '61A, '62A, '64A | | | | <del> </del> | | | | 3 | 6 | 1 | | | | 1,4 25 0 | '61B, '62B, '64B | - | | | | | | - | 2 | 3 | 1 | | VIO | Input offset voltage | | '60, '61, '62 | - | | 9 | - | | 9 | | | 20 | mV | | | | Rs = 50 Ω, | '64 | <del> </del> | | 15 | <del> </del> | | 9 | | | 20 | | | | | T <sub>A</sub> = full range | '60A, '61A, '62A, '64A | | | | - | | | | | 7.5 | | | | | T A TOTAL GE | '61B, '62B, '64B | | | | | | | | | 5 | 1 | | ۵VIO | Temperature coefficient of input offset voltage | Rs = 50 12, | TA = full range | | 10 | | | 10 | | | 10 | | μV/°( | | | | | '60, '61, '62, '64 | | 5 | 100 | | 5 | 100 | | 5 | 200 | | | | | TA = 25°C | '60A, '61A, '62A, '64A | | | | | | | | 5 | 100 | pΑ | | 1 | Input offset current‡ | | '61B, '62B, '64B | | | | | | | | 5 | 100 | 1 | | 110 | input offset current+ | | '60, '61, '62, '64 | | | 20 | | | 10 | | - | 5 | | | | | TA = full range | '60A, '61A, '62A, '64A | | | | | | | | | 3 | nΑ | | | | | '61B, '62B, '64B | | | | | | | | | 3 | | | | | | '60, '61, '62, '64 | | 30 | 200 | | 30 | 200 | | 30 | 400 | | | | | T <sub>A</sub> = 25°C | '60A, '61A, '62A, '64A | | | | | | | | 30 | 200 | pΑ | | ¹IB | Input bias current‡ | | '61B, '62B, '64B | | | | | | | | 30 | 200 | | | -16 | | | '60, '61, '62, '64 | | | 50 | | | 20 | | | 10 | | | | | T <sub>A</sub> = full range | '60A, '61A, '62A, '64A | | | | | | | | | 7 | nA | | | | | '61B, '62B, '64B | | | | | | | | | 7 | | | | Common-mode input | T <sub>A</sub> = 25°C | '60, '61, '62, '64 | ±11 | ±12 | | ±11. | 5 ±12 | | ±10 | ±11 | | _ v | | VICR | voltage range* | | '60A, '61A, '62A, '64A | | | | | | | ±11. | 5 ±12 | | | | | | | '61B, '62B, '64B | | | | | | | ±11 | 5 ±12 | | | | VOPP | Maximum peak-to-peak | T <sub>A</sub> = 25°C, | R <sub>L</sub> = 10 kΩ | 20 | 27 | | 20 | 27 | | 20 | 27 | | V | | | output voltage swing | | R <sub>L</sub> ≥ 10 kΩ | 20 | | | 20 | | | 20 | | | | | | | R <sub>L</sub> ≥ 10 kΩ, | '60, '61, '62, '64 | 4 | 6 | | 4 | 6 | | 3 | 6 | | | | | | V <sub>O</sub> = ±10 V, | '60A, '61A, '62A, '64A | | | | | | | 4 | 6 | | | | ٩٧D | Large-signal differential | T <sub>A</sub> = 25°C | '61B, '62B, '64B | | | | | | | 4 | 6 | | V/mV | | • 0 | voltage amplification | R <sub>L</sub> ≥ 10 kΩ, | '60, '61, '62, '64 | 4 | - | | 4 | | | 3 | | | 0 /1110 | | | | $V_0 = \pm 10 \text{ V},$ | '60A, '61A, '62A, '64A | | | | | | | 4 | | | 1 | | | | T <sub>A</sub> = full range | '61B, '62B, '64B | | | | | | | 4 | | | | | 31 | Unity-gain bandwidth | T <sub>A</sub> = 25°C, | RL = 10 ks2 | | 1 | | | 1 | | | 1_ | | MHz | | i . | Input resistance | T <sub>A</sub> = 25°C | | | 1012 | | | 1012 | | | 1012 | | Ω | | | Common-mode rejection | Rs ≤ 10 kΩ. | '60, '61, '62, '64 | 80 | 86 | | 80 | 86 | | 70 | 76 | | | | CMRR | ratio | TA = 25°C | '60A, '61A, '62A, '64A | | | | | | | 80 | 86 | | dB | | | | | '61B, '62B, '64B | | | | | | | 80 | 86 | | | | | Supply voltage rejection | R <sub>S</sub> ≤ 10 kΩ, | '60, '61, '62, '64 | 80 | 95 | | 80 | 95 | | 70 | 95 | | | | SVR | ratio (Δ V <sub>CC±</sub> /Δ V <sub>IO</sub> ) | TA = 25°C | '60A, '61A, '62A, '64A | | | | | | | 80 | 95 | | dB | | | | | '61B, '62B, '64B | | | | | | | 80 | 95 | | | | D | Total power dissipation (each amplifier) | No load,<br>T <sub>A</sub> = 25°C | No signal, | | 6 | 7.5 | | 6 | 7.5 | | 6 | 7.5 | mW | | | Supply current | | No signal, | | | | | | | | | | T | | cc | (each amplifier) | T <sub>A</sub> = 25°C | , | | 200 | 250 | | 200 | 250 | | 200 | 250 | μA | <sup>†</sup> All characteristics are specified under open-loop conditions unless otherwise noted. Full range for T<sub>A</sub> is -55°C to 125°C for TL06\_M; -25°C to 85°C for TL06\_I; and 0°C to 70°C for TL06\_C, TL06\_AC, and TL06\_BC. <sup>‡</sup>Input bias currents of a FET-input operational amplifier are normal junction reverse currents, which are temperature sensitive. Pulse techniques must be used that will maintain the junction temperature as close to the ambient temperature as is possible. $<sup>^{\</sup>circ}$ The $V_{ICR}$ limits are directly linked volt-for-volt to supply voltage, viz the limit is 4 volts less than $|V_{CC}\pm|$ . # TYPES TLO60, TLO60A, TLO61, TLO61A, TLO61B, TL062, TL062A, TL062B, TL064, TL064A, TL064B LOW-POWER JFET-INPUT OPERATIONAL AMPLIFIERS operating characteristics, $V_{CC\pm} = \pm 15 \text{ V}$ , $T_A = 25^{\circ} \text{C}$ | | PARAMETER | TEST CON | DITIONS | MIN | TYP | MAX | UNIT | | |----|--------------------------------|-------------------------|-------------------------|-----|-----|-----|--------|--| | | | V <sub>1</sub> = 10 V, | R <sub>L</sub> = 10 kΩ, | | 3.5 | | V/us | | | SR | Slew rate at unity gain | CL = 100 pF, | See Figure 1 | | 3.5 | | ν/μς | | | tr | Rise time | V <sub>I</sub> = 20 mV, | R <sub>L</sub> = 10 kΩ, | | 0.2 | | μs | | | | Overshoot factor | CL = 100 pF, | See Figure 1 | | 10% | | | | | Vn | Equivalent input noise voltage | Rs = 100 12, | f = 1 kHz | | 42 | | nV/√Hz | | #### PARAMETER MEASUREMENT INFORMATION FIGURE 1-UNITY-GAIN AMPLIFIER FIGURE 2-GAIN-OF-10 INVERTING AMPLIFIER FIGURE 3-FEED:FORWARD COMPENSATION ### INPUT OFFSET VOLTAGE NULL CIRCUIT \*For best results use R = 20 $M\Omega$ for $V_{CC\pm}$ = $\pm 15$ V to R = $5~M\Omega$ for V<sub>CC±</sub> = ±3 V. FIGURE 5 TL061 FIGURE 4 # TYPES TLO60, TL060A, TL061, TL061A, TL061B, TL062, TL062A, TL062B, TL064, TL064A, TL064B LOW-POWER JFET-INPUT OPERATIONAL AMPLIFIERS #### TYPICAL CHARACTERISTICS<sup>†</sup> <sup>†</sup>Data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices. A 10-pF compensation capacitor is used with TL060 and TL060A. # TYPES TLOGO, TLOGOA, TLOG1, TLOG1A, TLOG1B, TLOG2, TLOG2A, TLOG2B, TLOG4, TLOG4A, TLOG4B LOW-POWER JFET-INPUT OPERATIONAL AMPLIFIERS <sup>†</sup>Data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices, A 10-pF compensation capacitor is used with TL060 and TL060A. ### LINEAR INTEGRATED CIRCUITS # TYPES TLO66M, TLO66I, TLO66C, TLO66AC, TLO66BC ADJUSTABLE LÓW-POWER JFET-INPUT OPERATIONAL AMPLIFIERS BULLETIN NO. DL-S 12667, FEBRUARY 1979 #### 5 DEVICES COVER COMMERCIAL, INDUSTRIAL, AND MILITARY TEMPERATURE RANGES - Very Low Adjustable ("Programmable") Power Consumption - Adjustable Supply Current . . . 5 to 200 μA - Very Low Input Bias and Offset Currents - Wide Supply Range . . . ± 1.2 V to ± 18 V - Wide Common-Mode and Differential Voltage Ranges - Output Short-Circuit Protection - High Input Impedance . . . JFET-Input Stage - Typ Unity-Gain Bandwidth . . . 1 MHz (100 kHz at 25 μW) - High Slew Rate . . . 3.5 V/μs Typ - Internal Frequency Compensation - Latch-Up-Free Operation #### TL066, TL066A, TL066B JG OR P DUAL-IN-LINE PACKAGE (TOP VIEW) #### description The TL066, TL066A, and TL066B are JFET-input operational amplifiers similar to the TL061 with the additional feature of being power-adjustable. They feature very low input offset and bias currents, high input impedance, wide bandwidth, and high slew rate. The power-control feature permits the amplifiers to be adjusted to require as little as 25 microwatts of power. This type of amplifier, which provides for changing several characteristics by varying one external element, is sometimes referred to as being "programmable". The JFET input stage combined with the adjustable-low-power feature results in superior bandwidth and slew rate performance compared to low-power bipolar-input devices. The TL066M is characterized for operation over the full military temperature range of $-55^{\circ}$ C to $125^{\circ}$ C, the TL066I is characterized for operation from $-25^{\circ}$ C to $85^{\circ}$ C, and the TL066C, TL066AC, and TL066BC are characterized for operation from $0^{\circ}$ C to $70^{\circ}$ C. # TYPES TLO66M, TLO66I, TLO66C, TLO66AC, TLO66BC ADJUSTABLE LÓW-POWER JFET-INPUT OPERATIONAL AMPLIFIERS #### schematic ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | | | TL066M | TL0661 | TL066C<br>TL066AC<br>TL066BC | UNIT | |-------------------------------------------------------------------|-------------------|-----------------------|-----------|------------------------------|------| | Supply voltage, V <sub>CC</sub> + (see Note 1) | | 18 | 18 | 18 | V | | Supply voltage, V <sub>CC</sub> - (see Note 1) | -18 | -18 | -18 | V | | | Differential input voltage (see Note 2) | ±30 ±30 | | ±30 | V | | | Input voltage (see Notes 1 and 3) | ± 15 | ±15 | ± 15 | V | | | Voltage between power-control terminal and VCC- | | ±0.5 | ±0.5 | ±0.5 | V | | Duration of output short circuit (see Note 4) | | Unlimited | Unlimited | Unlimited | | | Continuous total dissipation at (or below) 25°C free-air temperat | ture (see Note 5) | 680 | 680 | 680 | mW | | Operating free-air temperature range | | -55 to 125 | -25 to 85 | 0 to 70 | °C | | Storage temperature range | -65 to 150 | -65 to 150 -65 to 150 | | °C | | | Lead temperature 1/16 inch (1,6 mm) from case for 60 seconds | JG Package | 300 | . 300 | , 300 | °c | | Lead temperature 1/16 inch (1,6 mm) from case for 10 seconds | P Package | | 260 | 260 | °c | - NOTES: 1. All voltage values, except differential voltages, are with respect to the zero reference level (ground) of the supply voltages where the zero reference level is the midpoint between V<sub>CC+</sub> and V<sub>CC-</sub>. - 2. Differential voltages are at the noninverting input terminal with respect to the inverting input terminal. - 3. The magnitude of the input voltage must never exceed the magnitude of the supply voltage or 15 volts, whichever is less, - The output may be shorted to ground or to either supply, Temperature and/or supply voltages must be limited to ensure that the dissipation rating is not exceeded. - 5. For operation above 25°C, free-air temperature, refer to Dissipation Derating Table. #### DISSIPATION DERATING TABLE | PACKAGE | POWER<br>RATING | DERATING<br>FACTOR | ABOVE<br>T <sub>A</sub> | |---------|-----------------|--------------------|-------------------------| | JG | 680 mW | 6.6 mW/°C | 47°C | | P | 680 mW | 8.0 mW/°C | 65° C | # TYPES TLOGGM, TLOGGI, TLOGGC, TLOGGAC, TLOGGBC ADJUSTABLE LOW-POWER JFET-INPUT OPERATIONAL AMPLIFIERS electrical characteristics, $V_{CC\pm} = \pm 15 \text{ V}$ | | PARAMETER | TEST CO | NDITIONS <sup>†</sup> | | TL066 | MAX | | TL066 | | T | L066A<br>L066B | C<br>C | UNIT | | |-------|-------------------------------------------------|------------------------------------|-----------------------------|--------------------------------------------------|-------|-----|-----|-------|-----|---------|----------------|--------|--------|----| | | | | TL066 | + | 3 | | | 3 | 6 | - | 3 | 15 | | | | | | Rs = 50 Ω, | TL066A | <del> </del> | | | _ | | | <b></b> | 3 | 6 | 1 | | | | | T <sub>A</sub> = 25°C | TL066B | | | | | | | <b></b> | 2 | 3 | 1 | | | VIO | Input offset voltage | | TL066 | 1 | | 9 | | | 9 | | | 20 | mV | | | | | R <sub>S</sub> = 50 Ω, | TL066A | † | | | | | | | | 7.5 | 1 | | | | | T <sub>A</sub> = full range | TL066B | | | | | | | | | 5 | 1 | | | ۵VIO | Temperature coefficient of input offset voltage | R <sub>S</sub> = 50 Ω, | T <sub>A</sub> = full range | | 20 | | | 20 | | | 20 | | μV/°C | | | | | | TL066 | | 5 | 100 | | 5 | 100 | | 5 | 200 | | | | | | TA = 25°C | TL066A | | | | | | | | 5 | 100 | рΑ | | | 1 | Input offset current‡ | | TL066B | | | | | | | | 5 | 100 | 1 | | | 110 | · | | TL066 | | | 20 | | | 10 | | | 5 | | | | | | | TA = full range | TL066A | | | | | | | | | 3 | nA | | | | | TL066B | | | | | | | | | 3 | | | | | | | TL066 | | 30 | 200 | | 30 | 200 | | 30 | 400 | | | | | | TA = 25°C | TL066A | | | | | | | | 30 | 200 | рА | | | l. m | Input bias current‡ | | TL066B | | | | | | | | 30 | 200 | 1 | | | IВ | input bias current+ | | TL066 | | | 50 | | | 20 | | | 10 | | | | | | TA = full range | TL066A | | | | | | | | | 7 | nA | | | | | | TL066B | | | | | | | | | 7 | 1 | | | | Common-mode input voltage range* | | TL066 | ±11 | ±12 | | ±12 | ±12 | | +10 | ±11 | | | | | VICR | | T <sub>A</sub> = 25°C | TL066A | | | | | | | ±12 | ±12 | | \ \ | | | | vortage range | | TL066B | | | | | | | ±12 | ±12 | 2 | 1 | | | VOPP | Maximum peak-to-peak | T <sub>A</sub> = 25°C | R <sub>L</sub> = 10 kΩ | 20 | 27 | | 20 | 27 | | 20 | 27 | | V | | | · OPP | output voltage swing | T <sub>A</sub> = full range, | R <sub>L</sub> ≥ 10 kΩ | 20 | | | 20 | | | 20 | | | ] | | | | | R <sub>L</sub> ≥ 10 kΩ, | TL066 | 4 | 6 | | 4 | 6 | | 3 | 6 | | | | | | | $V_0 = \pm 10 V$ , | TL066A | | | | | | | 4 | 6 | | | | | AVD | Large-signal differential | T <sub>A</sub> = 25°C | TL066B | | | | | | | 4 | 6 | | V/m\ | | | | voltage amplification | R <sub>L</sub> ≥ 10 kΩ | TL066 | 4 | | | 4 | | | 3 | | | ] '''' | | | | | V <sub>O</sub> = ±10 V, | TL066A | | | | | | | 4 | | | | | | | | T <sub>A</sub> = full range | TL066B | | | | | | | 4 | | | | | | В1 | Unity-gain bandwidth | T <sub>A</sub> = 25°C, | R <sub>L</sub> = 10 kΩ | ļ | 1 | | | 1 | | | 1 | | MHz | | | ri | Input resistance | T <sub>A</sub> = 25 C | | | 1012 | | | 1012 | | | 1012 | | Ω | | | ro | Output resistance | T <sub>A</sub> = 25° C, | f = 1 kHz | | 220 | | | 220 | | | 220 | | Ω | | | CMDC | Common-mode rejection | R <sub>S</sub> < 10 kΩ, | TL066 | 80 | 86 | | 80 | 86 | | 70 | 76 | | ١ | | | CMRR | ratio | TA = 25 C | TL066A | <b> </b> | | | | | | 80 | 86 | | dB | | | | | | TL066B | - | | | | | | 80 | 86 | | ļ | | | lea | Supply voltage rejection | R <sub>S</sub> ≤ 10 kΩ, | TL066 | 80 | 95 | | 80 | 95 | | 70 | 95 | | ا | | | ksvr | ratio ( $\Delta V_{CC\pm}/\Delta V_{1O}$ ) | TA = 25°C | TL066A | <del> </del> | | | - | | | 80 | 95 | | dB | | | | | No load, | TL066B | | | | | | | 80 | 95 | | | | | PD | Total power dissipation | T <sub>A</sub> = 25°C, | No signal, | | 6 | 7.5 | | 6 | 7.5 | | 6 | 7.5 | mW | | | ¹cc | Supply current | No load,<br>T <sub>A</sub> = 25° C | No signal, | | 200 | 250 | | 200 | 250 | | 200 | 250 | μА | | <sup>†</sup>All characteristics are specified under open-loop conditions unless otherwise noted. Full range for T<sub>A</sub> is -55°C to 125°C for TL066M; -25°C to 85°C for TL066I; and 0°C to 70°C for TL066C, TL066AC, and TL066BC. The electrical parameters are measured with the power-control terminal (pin 8) connected to V<sub>CC</sub>... <sup>‡</sup>Input bias currents of a FET-input operational amplifier are normal junction reverse currents, which are temperature sensitive. Pulse techniques must be used that will maintain the junction temperature as close to the ambient temperature as is possible. <sup>\*</sup>The $V_{ICR}$ limits are directly linked volt to supply voltage, viz the limit is 4 volts less than $|V_{CC}\pm|$ . # TYPES TLO66M, TLO66I, TLO66C, TLO66AC, TLO66BC ADJUSTABLE LOW-POWER JFET-INPUT OPERATIONAL AMPLIFIERS operating characteristics, $V_{CC\pm}$ = $\pm 15$ V, $T_A$ = $25^{\circ}$ C, $R_{ext}$ = 0 | | PARAMETER | TEST CON | DITIONS | MIN | TYP | MAX | UNIT | | |----------------|--------------------------------|--------------------------|-------------------------|-----|-----|-----|-----------------------------------------|--| | SR | Slew rate at unity gain | V <sub>I</sub> = 10 V, | R <sub>L</sub> = 10 kΩ, | | 3.5 | | V/us | | | on | Siew rate at unity gam | C <sub>L</sub> = 100 pF, | See Figure 1 | | 0.0 | | • • • • • • • • • • • • • • • • • • • • | | | t <sub>r</sub> | Rise time | V <sub>1</sub> = 20 mV, | R <sub>L</sub> = 10 kΩ | | 0.2 | | μs | | | | Overshoot factor | C <sub>L</sub> = 100 pF, | See Figure 1 | | 10% | | | | | Vn | Equivalent input noise voltage | R <sub>S</sub> = 100 Ω, | f = 1 kHz | | 42 | | .nV/√Hz | | #### PARAMETER MEASUREMENT INFORMATION FIGURE 1-UNITY-GAIN AMPLIFIER FIGURE 2-GAIN-OF-10 INVERTING AMPLIFIER #### INPUT OFFSET VOLTAGE NULL CIRCUIT # TYPES TLOGGM, TLOGGI, TLOGGC, TLOGGAC, TLOGGBC ADJUSTABLE LOW-POWER JEET-INPUT OPERATIONAL AMPLIFIERS <sup>†</sup>Data at high and low temperatures are applicable only within the rated free-air temperature ranges of the various devices. # TYPES TLOGGM, TLOGGI, TLOGGC, TLOGGAC, TLOGGBC ADJUSTABLE LOW-POWER JFET-INPUT OPERATIONAL AMPLIFIERS <sup>†</sup>Data at high and low temperatures are applicable only within the rated free-air temperature ranges of the various devices. # TYPES TLO66M, TLO66I, TLO66C, TLO66AC, TLO66BC ADJUSTABLE LOW-POWER JFET-INPUT OPERATIONAL AMPLIFIERS <sup>†</sup>Data at high and low temperatures are applicable only within the rated free-air temperature ranges of the various devices. - 3 lead LP (TO-92) package - Minimum supply current . . . 200μA - Wide input/output voltage range - Low input bias current - Output short circuit protection - High Impedence input . . . JFET input stage - Internal frequency compensation - Latch-up free operation ### description The TL068 is a JFET input unity gain amplifier featuring high input impedance, wide bandwidth, and low input bias current. A current sourcing load, such as a pull up resistor, is required for circuit operation. The TL068 is characterized for operation over the commercial temperature range of 0°C to 70°C. ## TOP VIEW ## DC characteristics (see test ckt) (25°C unless noted) | | PARAMETER | TEST CONDITION | MIN | TYP | MAX | UNITS | |-----------------|------------------------------------|-----------------------------------------------|---------------|--------------|-----|-------| | A <sub>V</sub> | Voltage Gain | $-V_{EE}=-15V, V+=15V,$ $R_{L}=10k\Omega$ | .9990 | .9997 | | V/V | | VIO | Offset Voltage | IL=2mA | | 3 | 15 | mV | | 1 | Input Bias | TA=25°C | | 30 | 400 | pА | | <sup>1</sup> IB | Current | T <sub>A</sub> =70°C | | | 10 | nA | | SVRR | ΔV <sub>EE</sub> /ΔV <sub>IO</sub> | -30<-V <sub>EE</sub> V<-5V | 70 | 78 | | dB | | ILRR | $\Delta V_{IL}/\Delta V_{IL}$ | 0.5 <i<sub>L&lt;0.5 mA</i<sub> | | 2 | 4 | mV/mA | | I <sub>EE</sub> | Minimum Supply Current | | | 125 | 300 | μА | | <sup>I</sup> sc | Short Circuit Current | | | 25 | | mA | | VIN | Input Voltage Range | $-V_{EE} = -15V, V + = 5V,$ $R_L = 10k\Omega$ | +12<br>-11.5V | +13.5<br>-12 | | V | # AC Characteristics measured at R<sub>L</sub> = 10k $\Omega$ , C<sub>L</sub> = 100pF, - V<sub>EE</sub> = - 15V, V + = 15V, and T<sub>A</sub>=25°C. (See Test Ckt) | PARAMETER | CONDITIONS | | MIN | TYPE | MAX | UNITS | |-----------|-----------------------|---------------|-----|------|-----|-------| | Bandwidth | | | | 1 | | MHz | | Slew rate | V <sub>0</sub> =±10V | Positive Edge | | 7 | | V/µS | | | | Negative Edge | | 100 | | V/µS | | Rise time | V <sub>O</sub> =100mV | | | 130 | | ns | | Overshoot | | | | 20 | | % | # Absolute maximum ratings over operating free-air temperature range (unless otherwise noted). | CONDITION | TL068 | UNITS | |-----------------------------------------------------|------------|-------| | Voltage from output to −V <sub>EE</sub> | 36 | V | | Voltage from input to -V <sub>EE</sub> | 36 | V | | Voltage from input to output | 30 | V | | Duration of short circuit (see note 1) | Unlimited | | | Continuous total dissipation at (or below) 25°C | 775 | mW | | free-air temperature (see note 2) | //3 | 11144 | | Operating free-air temperature range | 0 to 70 | °C | | Storage temperature range | -65 to 150 | °C | | Lead temperature 1/16 inch from case for 10 seconds | 260 | °C | - Notes: 1. The output may be shorted to any point as long as the voltage from output to V<sub>EE</sub> does not exceed 36V. Temperature and/or -V<sub>FE</sub> must be limited to ensure that the dissipation rating is not exceeded. - 2. For operation above 25°C free-air temperature, refer to Dissipation Derating Table. #### **DISSIPATION DERATING TABLE** | PACKAGE | POWER | DERATING | ABOVE | |---------|--------|----------|-------------| | PACKAGE | RATING | FACTOR | Ta | | LP | 775mW | 6.3,W/°C | <b>25</b> ℃ | ## LINEAR INTEGRATED CIRCUITS # TYPES TLO70, TLO70A, TLO71, TLO71A, TLO71B, TLO72, TLO72A, TL072B, TL074, TL074A, TL074B, TL075 LOW-NOISE JFET-INPUT OPERATIONAL AMPLIFIERS BULLETIN NO. DL-S 12640, SEPTEMBER 1978 #### 20 DEVICES COVER COMMERCIAL, INDUSTRIAL, AND MILITARY TEMPERATURE RANGES - Low Noise . . . $V_n = 18 \text{ nV}/\sqrt{\text{Hz}} \text{ Typ}$ - Low Harmonic Distortion . . . 0.01% Typ - Wide Common-Mode and Differential Voltage Ranges - Low Input Bias and Offset Currents - Output Short-Circuit Protection - High Input Impedance . . . JFET-Input Stage - Internal Frequency Compensation - Low Power Consumption - Latch-Up-Free Operation - High Slew Rate . . . 13 V/μs Typ ### description The JFET-input operational amplifiers of the TL071 series are designed as low-noise versions of the TL081 series amplifiers with low input bias and offset currents and fast slew rate. The low harmonic distortion and low noise make the TL071 series ideally suited as amplifiers for high-fidelity and audio preamplifier applications. Each amplifier features JFET-inputs (for high input impedance) coupled with bipolar output stages all integrated on a single monolithic chip. Device types with an "M" suffix are characterized for operation over the full military temperature range of -55°C to 125°C, those with an "I" suffix are characterized for operation from -25°C to 85°C, and those with a "C" suffix are characterized for operation from 0°C to 70°C. TL074, TL074A, TL074B J OR N DUAL-IN-LINE PACKAGE (TOP VIEW) #### TL070, TL070A JG OR P DUAL-IN-LINE PACKAGE (TOP VIEW) TL071, TL071A, TL071B JG OR P DUAL-IN-LINE PACKAGE (TOP VIEW) TL072, TL072A, TL072B JG OR P DUAL-IN-LINE PACKAGE (TOP VIEW) TL075 N DUAL-IN-LINE PACKAGE (TOP VIEW) ### schematic (each amplifier) #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | | | | | TL07_C | | |-----------------------------------------------------------------------------------|------------------------|------------|-----------|------------|------| | | | TL07_M | TL07_1 | TL07_AC | UNIT | | | | | | TL07_BC | | | Supply voltage, V <sub>CC</sub> + (see Note 1) | | 18 | 18 | 18 | V | | Supply voltage, V <sub>CC</sub> - (see Note 1) | | -18 | -18 | 18 | V | | Differential input voltage (see Note 2) | | ±30 | ±30 | ±30 | V | | Input voltage (see Notes 1 and 3) | | ± 15 | ±15 | ±.15 | V | | Duration of output short circuit (see Note 4) | | Unlimited | Unlimited | Unlimited | | | Continuous total dissipation at (or below) 25°C free-air temperature (see Note 5) | J, JG, N, or P Package | 680 | 680 | 680 | mW | | Operating free-air temperature range | | -55 to 125 | -25 to 85 | 0 to 70 | °C | | Storage temperature range | | -65 to 150 | 65 to 150 | -65 to 150 | °C | | Lead temperature 1/16 inch from case for 60 seconds | J or JG Package | 300 | 300 | 300 | °c | | Lead temperature 1/16 inch from case for 10 seconds | N or P Package | | 260 | 260 | °c | - NOTES: 1. All voltage values, except differential voltages, are with respect to the zero reference level (ground) of the supply voltages where the zero reference level is the midpoint between V<sub>CC+</sub> and V<sub>CC-</sub>. - 2. Differential voltages are at the noninverting input terminal with respect to the inverting input terminal. - 3. The magnitude of the input voltage must never exceed the magnitude of the supply voltage or 15 volts, whichever is less. - 4. The output may be shorted to ground or to either supply. Temperature and/or supply voltages must be limited to ensure that the dissipation rating is not exceeded. - 5. For operation above 25°C free-air + inperature, refer to Dissipation Denating Table. ### DISSIPATION DERATING TABLE | PACKAGE | POWER | DERATING | ABOVE | |---------|--------|------------|-------| | PACKAGE | RATING | FACTOR | TA | | J | 680 mW | 8.2 mW/°C | 67°C | | JG | 680 mW | 6.6 mW/°C | 47°C | | ·N | 680 mW | 9.2 mW/° C | 76°C | | P | 680 mW | 8.0 mW/°C | 65°C | ### DEVICE TYPES, SUFFIX VERSIONS, AND PACKAGES | | TL070 | TL071 | TL072 | TL074 | TL075 | |---------|-------|-------|-------|-------|-------| | TL07_M | JG | JG, | JG, | J | * | | TL07_1 | JG,P | JG, P | JG, P | J,N | • | | TL07_C | JG, P | JG, P | JG, P | J,N | N | | TL07_AC | JG,P | JG, P | JG, P | J,N | • | | TL07_BC | * | JG, P | JG, P | J,N | • | <sup>\*</sup>These combinations are not defined by this data sheet. electrical characteristics, $V_{CC\pm} = \pm 15 \text{ V}$ | PARAMETER | | TEST | | | TEST CONDITIONS <sup>†</sup> | | TL07_M | | | | TL07_M | | | TLO | | TL<br>TL | L07_0<br>07_A<br>.07_B | c<br>c | UNIT | |--------------------------------------|----------------------------------------------------|-----------------------------------|------------------------------------------|------|------------------------------|-----|--------|------|-----|-----|-----------------------|-----|----------|-----|--|----------|------------------------|--------|------| | | | | | MIN | | | MIN | | | MIN | | | | | | | | | | | | | | '70, '71 <u>, '</u> 72, '75 <sup>‡</sup> | | 3 | 6 | ļ | 3 | 6 | | 3 | 10 | | | | | | | | | | | $R_S = 50 \Omega$ , | '74 | | 3 | 9 | | 3 | 6 | | 3 | 10 | | | | | | | | | | | T <sub>A</sub> = 25 C | '70A, '71A, '72A, '74A | | | | | | | | 3 | 6 | | | | | | | | | V <sub>10</sub> | Input offset voltage | | '71B, '72B, '74B | | | | | | | | 2 | 3 | mV | | | | | | | | 10 | | | '70, '71, '72, '75 <sup>‡</sup> | | | 9 | | | 9 | | | 13 | | | | | | | | | | | R <sub>S</sub> = 50 Ω, | ′74 | | | 15 | | | 9 | | | 13 | | | | | | | | | | | T <sub>A</sub> = full range | '70A, '71A, '72A, '74A | | | | | | | | | 7.5 | | | | | | | | | | | | '71B, '72B, '74B | | | | | | | | | 5 | | | | | | | | | PVIO | Temperature coefficient<br>of input offset voltage | R <sub>S</sub> = 50 Ω, | TA = full range | | 10 | | | 10 | | | 10 | | μV/°C | | | | | | | | | | | ′70, ′71, ′72, ′74, ′75‡ | | 5 | 100 | | 5 | 100 | | 5 | 100 | | | | | | | | | | | TA = 25°C | '70A, '71A, '72A, '74A | | | | | | | | 5 | 100 | pΑ | | | | | | | | | | | '71B, '72B, '74B | | | | | | | | 5 | 100 | | | | | | | | | Input offset current § | | '70, '71, '72, '74, '75‡ | | | 20 | | | 10 | | | 2 | | | | | | | | | | | - | TA = full range | '70A, '71A, '72A, '74A | | | | | | | | | 2 | nA | | | | | | | | | | | '71B, '72B, '74B | | | | | | | | | 2 | 1 | | | | | | | | I <sub>IB</sub> Input bias current § | | | '70, '71, '72, '74, '75 <sup>‡</sup> | | 30 | 200 | | 30 | 200 | | 30 | 200 | | | | | | | | | | TA = 25°C | '70A, '71A, '72A, '74A | | | | | | | | 30 | 200 | + ' | | | | | | | | | | , , | '71B, '72B, '74B | | | | | | | | 30 | 200 | | | | | | | | | | | | '70, '71, '72, '74, '75 | | | 50 | | | 20 | | | 7 | - | | | | | | | | | | TA = full range | '70A, '71A, '72A, '74A | | | | | | | | | 7 | nA | | | | | | | | | | | ^ | '71B, '72B, '74B | | | | | | | | | 7 | | | | | | | | | | | | 70, 71, 72, 74, 75 | ±11 | ±12 | | ±11 | ±12 | | ±10 | ±11 | | | | | | | | | | VICR | Common-mode input | TA = 25 C | '70A, '71A, '72A, '74A | | | | | | | ±11 | ±12 | | v | | | | | | | | · ICH | voltage range* | , A 200 | '71B, '72B, '74B | | | | | | | ±11 | ±12 | | | | | | | | | | | | T <sub>A</sub> = 25°C, | R <sub>L</sub> = 10 ks2 | 24 | 27 | | 24 | 27 | | 24 | 27 | - | - | | | | | | | | VOPP | Maximum peak-to-peak | -A 20 0, | R <sub>1</sub> ≥ 10 kΩ | 24 | | | 24 | | | 24 | | | v | | | | | | | | · OFF | output voltage swing | T <sub>A</sub> = full range | R <sub>L</sub> ≥ 2 kΩ | 20 | 24 | | 20 | 24 | | 20 | 24 | | 1 | | | | | | | | | | $R_1 \ge 2 k\Omega$ , | '70, '71, '72, '74, '75 <sup>‡</sup> | 50 | 200 | | 50 | 200 | | 25 | 200 | | | | | | | | | | | | $V_0 = \pm 10 \text{ V}$ | '70A, '71A, '72A, '74A | 30 | 200 | | - 30 | 200 | | 50 | 200 | | | | | | | | | | | Large-signal differential | T <sub>A</sub> = 25°C | '71B, '72B, '74B | | | | | | | 50 | | | | | | | | | | | ٩٧D | voltage amplification | $R_L \ge 2 k\Omega$ , | '70, '71, '72, '74, '75 <sup>‡</sup> | 25 | | | 25 | | | 15 | 200 | | V/mV | | | | | | | | | vortage amplification | V <sub>O</sub> = ±10 V, | '70A, '71A, '72A, '74A | 25 | | | 23 | | | 25 | | | | | | | | | | | | | 1 - | 70A, 71A, 72A, 74A | - | | | | | | 25 | | | | | | | | | | | <u> </u> | Unity-gain bandwidth | | | | 3 | | | 3 | | 25 | | - | <u> </u> | | | | | | | | 31 | | T <sub>A</sub> = 25°C, | R <sub>L</sub> = 10 kΩ | ├ | 1012 | | | 1012 | | - | 3<br>10 <sup>12</sup> | | MHz | | | | | | | | i | Input resistance | T <sub>A</sub> = 25°C | 170 171 170 174 175 | 000 | | | 00 | | | | | | Ω | | | | | | | | CMADD | Common-mode rejection | R <sub>S</sub> ≤ 10 kΩ, | 70, 71, 72, 74, 75 | 80 | 86 | | 80 | 86 | | 70 | 76 | | | | | | | | | | CMRR ratio | TA = 25°C | '70A, '71A, '72A, '74A | | | | | | | 80 | 86 | | dB | | | | | | | | | | | | '71B, '72B, '74B | - 00 | | | 00 | 00 | | 80 | 86 | | - | | | | | | | | | Supply voltage rejection | $R_S \leq 10 k\Omega$ , | ′70, ′71, ′72, ′74, ′75‡ | 80 | 86 | | 80 | 86 | | 70 | 76 | | | | | | | | | | SVR | ratio (Δ V <sub>CC±</sub> /Δ V <sub>IO</sub> ) | TA = 25°C | '70A, '71A, '72A, '74A | | | | | | | 80 | 86 | | dB | | | | | | | | | | | '71B, '72B, '74B | - | | | - | | | 80 | 86 | | | | | | | | | | СС | Supply current<br>(per amplifier) | No load,<br>T <sub>A</sub> = 25°C | No signal, | | 1.4 | 2.5 | | 1.4 | 2.5 | | 1.4 | 2.5 | mA | | | | | | | | 01/V02 | Channel separation | A <sub>VD</sub> = 100, | TA = 25°C | 1 | 120 | | | 120 | | 1 | 120 | | dB | | | | | | | <sup>†</sup>All characteristics are specified under open-loop conditions unless otherwise noted. Full range for T<sub>A</sub> is -55 °C to 125 °C for TL07\_M; -25 °C to 85 °C for TL07\_; and 0 °C to 70 °C for TL07\_AC, and TL07\_BC. Types TL075I and TL075M are not defined by this data sheet. Sinput bias currents of a FET input operational amplifier are normal junction reverse currents, which are temperature sensitive as shown in Figure 18, Pulse techniques must be used that will maintain the junction temperatures as close to the ambient temperature as is possible. <sup>\*</sup>The V<sub>ICR</sub> limits are directly linked volt-for-volt to supply voltage, viz the limit is 4 volts less than |V<sub>CC</sub>±|. ## operating characteristics, $V_{CC\pm} = \pm 15 \text{ V}$ , $T_A = 25^{\circ} \text{ C}$ | | PARAMETER | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |----------------|--------------------------------|-----------------------------------------------------------|----------------------------------------|-----|-------|-----|--------| | SR | Slew rate at unity gain | V <sub>I</sub> = 10 V,<br>C <sub>L</sub> = 100 pF, | R <sub>L</sub> = 2 kΩ,<br>See Figure 1 | | 13 | , | V/µs | | t <sub>r</sub> | Rise time | V <sub>I</sub> = 20 mV, | R <sub>L</sub> = 2 kΩ, | | 0.1 | | μs | | | Overshoot factor | CL = 100 pF, | See Figure 1 | | 10% | | | | V <sub>n</sub> | Equivalent input noise voltage | Rs = 100 Ω | f = 1 kHz | | 18 | | nV/√Hz | | ., | - q | 1.5 100 32 | f = 10 Hz to 10 kHz | | 4 | | μV | | l <sub>n</sub> | Equivalent input noise current | R <sub>S</sub> = 100 Ω, | f = 1 kHz | | 0.01 | | pA/√Hz | | THD | Total harmonic distortion | $V_{O(rms)} = 10 \text{ V},$ $R_L \ge 2 \text{ k}\Omega,$ | $R_S \le 1 k\Omega$ ,<br>f = 1 kHz | | 0.01% | | | ## PARAMETER MEASUREMENT INFORMATION FIGURE 1-UNITY-GAIN AMPLIFIER FIGURE 2-GAIN-OF-10 INVERTING AMPLIFIER FIGURE 3-FEED-FORWARD COMPENSATION ### INPUT OFFSET VOLTAGE NULL CIRCUITS FIGURE 5 ### TYPICAL CHARACTERISTICS<sup>†</sup> Data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices. A 18-pF compensation capacitor is used with TL070 and TL070A. <sup>†</sup>Data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices. A 18-pF compensation capacitor is used with TL070 and TL070A. FIGURE 24 FIGURE 25 # Packages and pin assignments | TL080 | TL081, TL071, TL061 | TL082, TL072, TL062 | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------| | JG OR P DUAL-IN-LINE<br>PACKAGE (TOP VIEW) | JG OR P DUAL-IN-LINE<br>PACKAGE (TOP VIEW) | JG OR P DUAL-IN-LINE<br>PACKAGE (TOP VIEW) | 8-PIN<br>DUAL-IN-LINE PACKAGES | | Car v. | W. C. | | P PACKAGE (CERAMIC) | | TL083 | TL084, TL074, TL064 | TL085, TL075 | 14-PIN | | JORN DUAL-IN-LINE PACKAGE (TOP VIEW) STATE OF THE | JOR N DUAL-IN-LINE PACKAGE (TOP VIEW) W. W | JOR N DUAL-IN-LINE PACKAGE (TOP VIEW) A STATE OF THE STA | DUAL-IN-LINE PACKAGES N PACKAGE (PLASTIC) (CERAMIC) | NC - NO INTERNAL CONNECTION <sup>&</sup>lt;sup>†</sup>Data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices. A 18-pF compensation capacitor is used with TL070 and TL070A. # LINEAR INTEGRATED CIRCUITS # TYPES TLO80 THRU TLO85, TLO80A THRU TLO84A, TLO81B, TLO82B, TLO84B JFET-INPUT OPERATIONAL AMPLIFIERS BULLETIN NO. DL-S 12484, FEBRUARY 1977-REVISED JUNE 1978 24 DEVICES COVER COMMERCIAL, INDUSTRIAL, AND MILITARY TEMPERATURE RANGES - Low Power Consumption - Wide Common-Mode and Differential Voltage Ranges - Low Input Bias and Offset Currents - Output Short-Circuit Protection - High Input Impedance . . . JFET-Input Stage - Internal Frequency Compensation (Except TL080, TL080A) - Latch-Up-Free Operation - High Slew Rate . . . 13 V/μs Typ ### description The TL081 JFET-input operational amplifier family is designed to offer a wider selection than any previously developed operational amplifier family. Each of these JFET-input operational amplifiers incorporates well-matched, high-voltage JFET and bipolar transistors in a monolithic integrated circuit. The devices feature high slew rates, low input bias and offset currents, and low offset voltage temperature coefficient. Offset adjustment and external compensation options are available within the TL081 Family. Device types with an "M" suffix are characterized for operation over the full military temperature range of -55°C to 125°C, those with an "I" suffix are characterized for operation from -25°C to 85°C, and those with a "C" suffix are characterized for operation from 0°C to 70°C. TL080, TL080A JG OR P DUAL-IN-LINE PACKAGE (TOP VIEW) TL081, TL081A, TL081B JG OR P DUAL-IN-LINE PACKAGE (TOP VIEW) TL082, TL082A, TL082B JG OR P DUAL-IN-LINE PACKAGE (TOP VIEW) TL083, TL083A J OR N DUAL-IN-LINE PACKAGE (TOP VIEW) TL084, TL084A, TL084B J OR N DUAL-IN-LINE PACKAGE (TOP VIEW) TL085 N DUAL-IN-LINE PACKAGE (TOP VIEW) NC - No internal connection # TYPES TLO80 THRU TLO85, TLO80A THRU TLO84A, TLO81B, TLO82B, TLO84B JFET-INPUT OPERATIONAL AMPLIFIERS ### schematic (each amplifier) #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | | | TL08_M | TL08_1 | TL08_C<br>TL08_AC<br>TL08_BC | UNIT | |-----------------------------------------------------------------------------------|------------------------|------------|------------|------------------------------|------| | Supply voltage, V <sub>CC</sub> + (see Note 1) | | 18 | 18 | 18 | V | | Supply voltage, V <sub>CC</sub> - (see Note 1) | | ~18 | -18 | -18 | V | | Differential input voltage (see Note 2) | | ±30 | ±30 | ±30 | V | | Input voltage (see Notes 1 and 3) | | ± 15 | ± 15 | ± 15 | V | | Duration of output short circuit (see Note 4) | | Unlimited | Unlimited | Unlimited | | | Continuous total dissipation at (or below) 25°C free-air temperature (See Note 5) | J, JG, N, or P Package | 680 | 680 | 680 | mW | | Operating free-air temperature range | | -55 to 125 | -25 to 85 | 0 to 70 | °C | | Storage temperature range | | -65 to 150 | -65 to 150 | -65 to 150 | °C | | Lead temperature 1/16 inch from case for 60 seconds | J or JG Package | 300 | 300 | 300 | °C | | Lead temperature 1/16 inch from case for 10 seconds | N or P Package | | 260 | 260 | °C | NOTES: 1. All voltage values, except differential voltages, are with respect to the zero reference level (ground) of the supply voltages where the zero reference level is the midpoint between V<sub>CC+</sub> and V<sub>CC-</sub>. - 2. Differential voltages are at the noninverting input terminal with respect to the inverting input terminal. - 3. The magnitude of the input voltage must never exceed the magnitude of the supply voltage or 15 volts, whichever is less. - The output may be shorted to ground or to either supply. Temperature and/or supply voltages must be limited to ensure that the dissipation rating is not exceeded. - 5. For operation above 25°C free-air temperature, refer to Dissipation Derating Table. #### DISSIPATION DERATING TABLE | POWE R | DERATING | ABOVE | |--------|----------------------------|-------------------------------------------------------------------| | RATING | FACTOR | TA | | 680 mW | 8.2 mW/ C | 67° C | | 680 mW | 6.6 mW/ C | 47 C | | 680 mW | 9.2 mW/ C | 76 C | | 680 mW | 8.0 mW/ C | 65° C | | | 680 mW<br>680 mW<br>680 mW | RATING FACTOR 680 mW 8.2 mW/ C 680 mW 6.6 mW/ C 680 mW 9.2 mW/ C | #### DEVICE TYPES, SUFFIX VERSIONS, AND PACKAGES | | TL080 | TL081 | TL082 | TL083 | TL084 | TL085 | |----------|-------|-------|-------|-------|-------|-------| | TL08. M | JG | JG | 1G | J | J | • | | TL08_1 | JG, P | JG, P | JĢ, P | J,N | J,N | | | TL08.C | JG, P | JG, P | JG, P | J,N | J,N | N | | TL08 AC | JG, P | JG, P | JG, P | J,N | J,N | | | TL08_ BC | | JG, P | JG, P | | J,N | • | <sup>\*</sup>These combinations are not defined by this data sheet. # TYPES TLO80 THRU TLO85, TLO80A THRU TLO84A, TLO81B, TLO82B, TLO84B JFET-INPUT OPERATIONAL AMPLIFIERS electrical characteristics, $V_{CC\pm}$ = ±15 V | | , , , | · | | | | | | | | | | | | | |----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|------------------------------|--------------|------|----------|--------------|-------|-----|--------------|------------------------|----------|------------|---| | | PARAMETER | TEST CO | NDITIONS <sup>†</sup> | MIN | TYP | M<br>MAX | | TL08_ | | T | L08_<br>L08_A<br>L08_E | AC<br>BC | UNIT | | | | | 1 | TL08_ ‡ | + | 3 | | + | 3 | 6 | | 5 | 15 | | | | | | $R_S = 50 \Omega$ , | TL08_A‡ | +- | | | + | 3 | | | 3 | 6 | ł | | | | | T <sub>A</sub> = 25°C | '81B,'82B,'84B | + | | | ┼ | | | | <u>3</u> | 3 | | | | VIO | Input offset voltage | | TL08_ ‡ | | | 9 | ┼ | | 9 | <del> </del> | | 20 | m∨ | | | | | $R_S = 50 \Omega$ , | TL08_A‡ | <u> </u> | | | <del> </del> | | | <del> </del> | | 7.5 | 1 | | | | | T <sub>A</sub> = full range | '81B,'82B,'84B | <del> </del> | | | | | | | | - 7.5 | | | | ۵VIO | Temperature coefficient of input offset voltage | R <sub>S</sub> = 50 Ω, | T <sub>A</sub> = full range | | 10 | | | 10 | | | 10 | | μV/°C | | | | , in the second | | TL08_ ‡ | T - | 5 | 100 | † | 5 | 100 | <u> </u> | 5 | 200 | | | | | | TA = 25°C | TL08_A‡ | | | | T | | | | 5 | 100 | pА | | | 1.0 | Input offset current § | | '81B,'82B,'84B | | | | T | | | | 5 | 100 | | | | 110 | input offset current | | TL08_ ‡ | T | | 20 | | | 10 | | | 5 | | | | | | TA = full range | TL08_A <sup>‡</sup> | | | | | | | | | 3 | n <b>A</b> | | | | | | '81B,'82B,'84B | | | | T | | | | | 3 | | | | | | | TL08_ ‡ | | 30 | 200 | | 30 | 200 | | 30 | 400 | | | | | | T <sub>A</sub> = 25°C | TL08_A <sup>‡</sup> | | | | | | | | 30 | 200 | pΑ | | | luo. | Input bias current§ | | '81B,'82B,'84B | | | | | | | | 30 | 200 | | | | IB | input bias currents | | TL08_ ‡ | | | 50 | | | 20 | | | 10 | | | | | | T <sub>A</sub> = full range | TL08_A‡ | | | | | | | | | 7 | | | | | | | '81B,'82B,'84B | | | | | | | | | 7 | | | | | Common-mode input | | TL08_ ‡ | ±11 | ±12 | | ±11 | ±12 | | ±10 | ±11 | | | | | VICR | voltage range | T <sub>A</sub> = 25°C | TA = 25°C | TL08_A‡ | | | | | | | ±11 | ±12 | | V | | | vortage range | | '81B,'82B,'84B | | | | | | | ±11 | ±12 | | | | | | Maximum peak-to-peak | T <sub>A</sub> = 25°C | R <sub>L</sub> = 10 kΩ | 24 | 27 | | 24 | 27 | | 24 | 27 | | | | | $V_{OPP}$ | output voltage swing | TA = full range | R <sub>L</sub> ≥ 10 kΩ | 24 | | | 24 | | | 24 | | | V | | | | output voltage swing | TA - Tull range | R <sub>L</sub> ≥ 2 kΩ | 20 | 24 | | 20 | 24 | | 20 | 24 | | | | | | | $R_L \ge 2 k\Omega$ , | TL08_ ‡ | 50 | 200 | | 50 | 200 | | 25 | 200 | | | | | | | V <sub>O</sub> = ± 10 V, | TL08_A <sup>‡</sup> | | | | | | | 50 | 200 | | | | | AVD | Large-signal differential | TA = 25°C | '81B,'82B,'84B | | | | | | | 50 | 200 | | V/mV | | | | voltage amplification | $R_L \ge 2 k\Omega$ , | TL08 ‡ | 25 | | | 25 | | | 15 | | | V/IIIV | | | | | $V_0 = \pm 10 V$ , | TL08_A‡ | | | | | | | 25 | | | | | | | | T <sub>A</sub> = full range | '81B,'82B,'84B | | | | | | | 25 | | | | | | В1 | Unity-gain bandwidth | T <sub>A</sub> = 25°C | | | 3 | | | 3 | | | 3 | | MHz | | | ri | Input resistance | T <sub>A</sub> = 25°C | | | 1012 | | | 1012 | | | 1012 | | Ω | | | | Common-mode rejection | Rs ≤ 10 kΩ, | TL08_ ‡ | 80 | 86 | | 80 | 86 | | 70 | 76 | | | | | CMRR | ratio | T <sub>A</sub> = 25°C | TL08_A‡ | | | | | | | 80 | 86 | | dB | | | | | | '81B,'82B,'84B | | | | | | | 80 | 86 | | | | | | Supply voltage rejection | R <sub>S</sub> ≤ 10 kΩ, | TL08_ ‡ | 80 | 86 | | 80 | 86 | | 70 | 76 | | | | | <sup>k</sup> SVR | ratio (Δ V <sub>CC±</sub> /Δ V <sub>IO</sub> ) | T <sub>A</sub> = 25°C | TL08_A <sup>‡</sup> | | | | | | | 80 | 86 | | dB | | | | | No load, | '81B,'82B,'84B<br>No signal, | | | | | | | 80 | 86 | | | | | lcc | Supply current (per amplifier) | T <sub>A</sub> = 25°C | | | 1.4 | 2.8 | | 1.4 | 2.8 | | 1.4 | 2.8 | mA | | | v <sub>01</sub> /v <sub>02</sub> | Channel separation | A <sub>VD</sub> = 100, | T <sub>A</sub> = 25°C | | 120 | | | 120 | | | 120 | | dB | | | | | | | | | | | | | | | | | | <sup>&</sup>lt;sup>†</sup> All characteristics are specified under open-loop conditions unless otherwise noted. Full range for T<sub>A</sub> is -55°C to 125°C for TL08\_M -25°C to 85°C for TL08\_I; and 0°C to 70°C for TL08\_C, TL08\_AC, and TL08\_BC. <sup>‡</sup>Types TL085I, and TL085M are not defined by this data sheet. <sup>§</sup> Input bias currents of a FET-input operational amplifier are normal junction reverse currents, which are temperature sensitive as shown in Figure 18. Pulse techniques must be used that will maintain the junction temperature as close to the ambient temperature as is possible. <sup>●</sup> The V<sub>ICR</sub> limits are directly linked volt for volt to supply voltage, viz the limit is 4 volts less than |V<sub>CC</sub>±|. # TYPES TLO80 THRU TLO85, TLO80A THRU TLO84A, TLO81B, TLO82B, TLO84B JFET-INPUT OPERATIONAL AMPLIFIERS ## operating characteristics, $V_{CC} \pm = \pm 15 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ | | PARAMETER | TEST CONDITIONS | MIN TYP MAX | UNIT | |----------------|--------------------------------|--------------------------------------------------|-------------|--------| | SR | Slew rate at unity gain | $V_I = 10 \text{ V}, R_L = 2 \text{ k}\Omega,$ | 13 | V/us | | J. | Siew rate at unity gain | CL = 100 pF, See Figure 1 | | Ψ,μ, | | t <sub>r</sub> | Rise time | $V_1 = 20 \text{ mV}, R_L = 2 \text{ k}\Omega,$ | 0.1 | μς | | | Overshoot factor | CL = 100 pF, See Figure 1 | 10% | | | Vn | Equivalent input noise voltage | R <sub>S</sub> = 100 Ω, f = 1 kHz | 25 | nV/√Hz | #### PARAMETER MEASUREMENT INFORMATION FIGURE 1-UNITY-GAIN AMPLIFIER FIGURE 2-GAIN-OF-10 INVERTING AMPLIFIER ## INPUT OFFSET VOLTAGE NULL CIRCUITS # TYPES TLO80 THRU TLO85, TLO80A THRU TLO84A, TLO81B, TLO82B, TLO84B JFET-INPUT OPERATIONAL AMPLIFIERS <sup>†</sup>Date at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices, A 12-pF compensation capacitor is used with TL080 and TL080A. # TYPES TLO80 THRU TLO85, TLO80A THRU TLO84A, TLO81B, TLO82B, TLO84B JFET-INPUT OPERATIONAL AMPLIFIERS <sup>&</sup>lt;sup>†</sup> Data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices, A 12-pF compensation capacitor is used with TLO80 and TLO80A. # LINEAR INTEGRATED CIRCUITS # TYPES TLO87, TLO88, TL287, TL288 JFET-INPUT OPERATIONAL AMPLIFIERS **BULLETIN NO. DL S 12642, MARCH 1979** - Low Input Offset Voltage . . . 0.5 mV Max - Low Power Consumption - Wide Common-Mode and Differential Voltage Ranges - Low Input Bias and Offset Currents - Output Short-Circuit Protection - High Input Impedance . . . JFET-Input Stage - Internal Frequency Compensation - Latch-Up-Free Operation - High Slew Rate . . . 13 V/μs Typ #### description These JFET-input operational amplifiers incorporate well-matched high-voltage JFET and bipolar transistors in a monolithic integrated circuit. They feature low input offset voltage, high slew rate, low input bias and offset current, and low temperature coefficient of input offset voltage. Offset-voltage adjustment is provided for the TL087 and TL088. TL087, TL088 JG OR P DUAL-IN-LINE PACKAGE (TOP VIEW) TL287, TL288 JG OR P DUAL-IN-LINE PACKAGE (TOP VIEW) NC-No internal connection Device types with an "M" suffix are characterized for operation over the full military temperature range of $-55^{\circ}$ C to $125^{\circ}$ C, those with "I" suffix are characterized for operation from $-25^{\circ}$ C to $85^{\circ}$ C, and those with a "C" suffix are characterized for operation from $0^{\circ}$ C to $70^{\circ}$ C. ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | | | TL087M<br>TL287M | TL087I<br>TL088I<br>TL287I | TL087C<br>TL088C<br>TL287C | UNIT | |-------------------------------------------------------------------|------------------|------------------|----------------------------|----------------------------|------| | Supply voitage, V <sub>CC+</sub> (see Note 1) | | 18 | TL2881 | TL288C | + v | | Supply voltage, V <sub>CC</sub> (see Note 1) | | -18 | -18 | -18 | V | | Differential input voltage (see Note 2) | | ±30 | ±30 | ±30 | V | | Input voltage (see Notes 1 and 3) | | ±15 | ±15 | ±15 | V | | Duration of output short circuit (see Note 4) | | Unlimited | Unlimited | Unlimited | | | Continuous total dissipation at (or below) 25°C free-air temperat | ure (see Note 5) | 680 | 680 | 680 | mW | | Operating free-air temperature range | | -55 to 125 | 25 to 85 | 0 to 70 | °c | | Storage temperature range | | -65 to 150 | -65 to 150 | -65 to 150 | °C | | Lead temperature 1/16 inch (1,6 mm) from case for 60 seconds | JG Package | 300 | 300 | 300 | °C | | Lead temperature 1/16 inch (1,6 mm) from case for 10 seconds | P Package | | 260 | 260 | °C | NOTES: 1. All voltage values, except differential voltages, are with respect to the midpoint between $V_{CC+}$ and $V_{CC-}$ . - All voltage values, except differential voltages, are with respect to the midpoint between vec+ and vec Differential voltages are at the noninverting input terminal with respect to the inverting input terminal. - 3. The magnitude of the input voltage must never exceed the magnitude of the supply voltage or 15 volts, whichever is less. - The output may be shorted to ground or to either supply. Temperature and/or supply voltages must be limited to ensure that the dissipation rating is not exceeded. - 5. For operation above 25°C free air temperature, refer to Dissipation Derating Table. # TYPES TLO87, TLO88, TL287, TL288 JFET-INPUT OPERATIONAL AMPLIFIERS #### electrical characteristics, V<sub>CC±</sub> = ±15 V | | | | *************************************** | | | | | L087 | | ı | .087C | | | |-----------|-------------------------------------------------------------------------|------------------------------------------------------------|-----------------------------------------|------------------|-------|-----|--------|------|------------|---------|-------|------|--------| | | PARAMETER | TER TEST CONDITIONS <sup>†</sup> | | ı | L087M | | | L088 | | 1 | .088C | | UNIT | | | | | | T . | L287M | H | TL2871 | | | TL287C | | | | | | | | | | | | | L288 | | MIN | _288C | **** | | | | | | T. 007 T. 007 | MIN | TYP | MAX | MIN | 0.1 | MAX<br>0,5 | IVIIN | 0.1 | 0.5 | | | | | $R_S = 50 \Omega$ , | TL087, TL287 | | 0.1 | 0.5 | | 1 | 3 | | 1 | 3 | | | $v_{10}$ | Input offset voltage | T <sub>A</sub> = 25°C | TL088, TL288 | | | | | | | | | 1.5 | l mV l | | | | $R_S = 50 \Omega$ , | TL087, TL287 | | | 3 | | | 6 | <b></b> | | 1.5 | | | | | T <sub>A</sub> = full range | TL088, TL288 | | | | | | ь | | | 5 | | | ۵VIO | Temperature coefficient of input offset voltage | $R_S = 50 \Omega$ , | T <sub>A</sub> = full range | | 10 | | | 10 | | | 10 | | μV/°C | | 1 | Input offset current § | T <sub>A</sub> = 25°C | | | 5 | 100 | | 5 | 100 | | 5 | 100 | pΑ | | 10 | input offset currents | TA = full range | | | | 25 | | | 3 | | | 2 | nA | | | Input bias current § | T <sub>A</sub> = 25°C | | | 60 | 400 | | 60 | 400 | | 60 | 400 | pΑ | | IВ | input bias currents | TA = full range | | | | 100 | | | 20 | | | 7 | nΑ | | | ^ | | | VCC-+ | 3.5 | | VCC- | 3.5 | | Vcc- | .+5 | | | | VICR | Common-mode input | T <sub>A</sub> = 25°C | | to | | | to | | | to | | | V | | | Voltage range | | | V <sub>CC+</sub> | | | Vcc | + | | Vcc | + | | | | | | TA = 25°C, | R <sub>L</sub> = 10 kΩ | 24 | 27 | | 24 | 27 | | 24 | 27 | | | | $V_{OPP}$ | Maximum peak-to-peak | <b>-</b> / !! | R <sub>L</sub> ≥ 10 kΩ | 24 | | | 24 | | | 24 | | | V | | | output voltage swing | T <sub>A</sub> = full range | R <sub>L</sub> ≥ 2 kΩ | 20 | | | 20 | | | 20 | | | | | | Large-signal differential | R <sub>L</sub> ≥ 2 kΩ,<br>T <sub>A</sub> = 25°C | V <sub>O</sub> = ± 10 V, | 50 | 200 | | 50 | 200 | | 25 | 200 | | V/mV | | AVD | voltage amplification | $R_{\perp} \ge 2 k\Omega$ ,<br>$T_{A} = \text{full range}$ | V <sub>O</sub> = ±10 V, | 25 | | | 25 | | | 15 | | | V/IIIV | | В1 | Unity-gain bandwidth | T <sub>A</sub> = 25°C | | | 3 | | | 3 | | | 3 | | MHz | | rį | Input resistance | T <sub>A</sub> = 25°C | | | 1012 | | | 1012 | | | 1012 | | Ω | | CMRR | Common-mode rejection ratio | R <sub>S</sub> ≤ 10 kΩ, | T <sub>A</sub> = 25°C | 80 | 95 | | 80 | 95 | | 70 | 95 | | dB | | ksvr | Supply voltage rejection ratio (Δ V <sub>CC±</sub> /Δ V <sub>IO</sub> ) | R <sub>S</sub> ≤ 10 kΩ, | T <sub>A</sub> = 25°C | 80 | 95 | | 80 | 95 | | 70 | 95 | | dB | | ¹cc | Suppy Current<br>(per amplifier) | No load,<br>T <sub>A</sub> = 25°C | No signal, | | 1.4 | 2.8 | | 1.4 | 2.8 | | 1.4 | 2.8 | mA | <sup>†</sup>All characteristics are specified under open-loop conditions unless otherwise noted. Full range for T<sub>A</sub> is -55°C to 125°C for TL\_87M; -25°C to 85°C for TL\_8\_I; and 0°C to 70°C for TL\_8\_C. ## operating characteristics, $V_{CC\pm} = \pm 15 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ | | PARAMETER | TEST CONDITIONS | MIN TYP MAX | UNIT | |----------------|--------------------------------|-------------------------------------------------------------------------------------------------------|-------------|--------| | SR | Slew rate at unity gain | $V_{j} = 10 \text{ V}, \qquad R_{L} = 2 \text{ k}\Omega,$ $C_{L} = 100 \text{ pF}, \qquad A_{VD} = 1$ | 13 | V/µs | | t <sub>r</sub> | Rise time | $V_1 = 20 \text{ mV}, R_L = 2 \text{ k}\Omega,$ | 0.1 | μs | | | Overshoot factor | C <sub>L</sub> = 100 pF, A <sub>VD</sub> = 1 | 10% | | | ٧n | Equivalent input noise voltage | R <sub>S</sub> = 100 Ω, f = 1 kHz | 18 | nV/√Hz | #### DISSIPATION DERATING TABLE | PACKAGE | POWER<br>RATING | DERATING<br>FACTOR | ABOVE<br>T <sub>A</sub> | |---------|-----------------|--------------------|-------------------------| | JG | 680 mW | 6.6 mW/°C | 47°C | | Р | 680 mW | 8.0 mW/°C | 65° C | <sup>§</sup> Input bias currents of a FET-input operational amplifier are normal junction reverse currents, which are temperature sensitive. Pulse techniques must be used that will maintain the junction temperature as close to the ambient temperature as possible. # TYPES TL087, TL088, TL287, TL288 JFET-INPUT OPERATIONAL AMPLIFIERS <sup>†</sup>Data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices. # TYPES TLO87, TLO88, TL287, TL288 JFET-INPUT OPERATIONAL AMPLIFIERS <sup>†</sup>Data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices.